io.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * (C) Copyright 2010
  3. * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef __CONFIG_H
  8. #define __CONFIG_H
  9. #define CONFIG_405EP 1 /* this is a PPC405 CPU */
  10. #define CONFIG_IO 1 /* on a Io board */
  11. #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
  12. /*
  13. * Include common defines/options for all AMCC eval boards
  14. */
  15. #define CONFIG_HOSTNAME io
  16. #include "amcc-common.h"
  17. #define CONFIG_BOARD_EARLY_INIT_F
  18. #define CONFIG_BOARD_EARLY_INIT_R
  19. #define CONFIG_MISC_INIT_R
  20. #define CONFIG_LAST_STAGE_INIT
  21. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  22. /*
  23. * Configure PLL
  24. */
  25. #define PLLMR0_DEFAULT PLLMR0_266_133_66
  26. #define PLLMR1_DEFAULT PLLMR1_266_133_66
  27. /* new uImage format support */
  28. #define CONFIG_FIT_DISABLE_SHA256
  29. #define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
  30. /*
  31. * Default environment variables
  32. */
  33. #define CONFIG_EXTRA_ENV_SETTINGS \
  34. CONFIG_AMCC_DEF_ENV \
  35. CONFIG_AMCC_DEF_ENV_POWERPC \
  36. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  37. "kernel_addr=fc000000\0" \
  38. "fdt_addr=fc1e0000\0" \
  39. "ramdisk_addr=fc200000\0" \
  40. ""
  41. #define CONFIG_PHY_ADDR 4 /* PHY address */
  42. #define CONFIG_HAS_ETH0
  43. #define CONFIG_HAS_ETH1
  44. #define CONFIG_PHY1_ADDR 0xc /* EMAC1 PHY address */
  45. #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
  46. /*
  47. * Commands additional to the ones defined in amcc-common.h
  48. */
  49. #define CONFIG_CMD_DTT
  50. #undef CONFIG_CMD_DIAG
  51. #undef CONFIG_CMD_EEPROM
  52. #undef CONFIG_CMD_IRQ
  53. /*
  54. * SDRAM configuration (please see cpu/ppc/sdram.[ch])
  55. */
  56. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  57. /* SDRAM timings used in datasheet */
  58. #define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
  59. #define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
  60. #define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE period */
  61. #define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
  62. #define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
  63. /*
  64. * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
  65. * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
  66. * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD.
  67. * The Linux BASE_BAUD define should match this configuration.
  68. * baseBaud = cpuClock/(uartDivisor*16)
  69. * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
  70. * set Linux BASE_BAUD to 403200.
  71. */
  72. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  73. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
  74. #undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
  75. #define CONFIG_SYS_BASE_BAUD 691200
  76. /*
  77. * I2C stuff
  78. */
  79. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
  80. /* Temp sensor/hwmon/dtt */
  81. #define CONFIG_DTT_LM63 1 /* National LM63 */
  82. #define CONFIG_DTT_SENSORS { 0 } /* Sensor addresses */
  83. #define CONFIG_DTT_PWM_LOOKUPTABLE \
  84. { { 40, 10 }, { 50, 20 }, { 60, 40 } }
  85. #define CONFIG_DTT_TACH_LIMIT 0xa10
  86. /*
  87. * FLASH organization
  88. */
  89. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  90. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  91. #define CONFIG_SYS_FLASH_BASE 0xFC000000
  92. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  93. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  94. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
  95. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
  96. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
  97. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buff'd writes */
  98. #define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
  99. #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* no warn upon unknown flash */
  100. #ifdef CONFIG_ENV_IS_IN_FLASH
  101. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  102. #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
  103. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  104. /* Address and size of Redundant Environment Sector */
  105. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  106. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  107. #endif
  108. /* Gbit PHYs */
  109. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  110. #define CONFIG_BITBANGMII_MULTI
  111. #define CONFIG_SYS_MDIO_PIN (0x80000000 >> 13) /* our MDIO is GPIO0 */
  112. #define CONFIG_SYS_MDC_PIN (0x80000000 >> 7) /* our MDC is GPIO7 */
  113. #define CONFIG_SYS_GBIT_MII_BUSNAME "io_miiphy"
  114. /*
  115. * PPC405 GPIO Configuration
  116. */
  117. #define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 */ \
  118. { \
  119. /* GPIO Core 0 */ \
  120. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
  121. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
  122. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
  123. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
  124. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
  125. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
  126. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
  127. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO7 TS5 */ \
  128. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
  129. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
  130. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
  131. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
  132. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
  133. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
  134. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
  135. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
  136. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
  137. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
  138. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
  139. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
  140. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
  141. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
  142. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
  143. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
  144. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
  145. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
  146. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
  147. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
  148. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
  149. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
  150. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
  151. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
  152. } \
  153. }
  154. /*
  155. * Definitions for initial stack pointer and data area (in data cache)
  156. */
  157. /* use on chip memory (OCM) for temperary stack until sdram is tested */
  158. #define CONFIG_SYS_TEMP_STACK_OCM 1
  159. /* On Chip Memory location */
  160. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  161. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  162. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* in SDRAM */
  163. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE
  164. #define CONFIG_SYS_GBL_DATA_OFFSET \
  165. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  166. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  167. /*
  168. * External Bus Controller (EBC) Setup
  169. */
  170. /* Memory Bank 0 (NOR-FLASH) initialization */
  171. #define CONFIG_SYS_EBC_PB0AP 0xa382a880
  172. /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit */
  173. #define CONFIG_SYS_EBC_PB0CR 0xFC0DA000
  174. /* Memory Bank 1 (NVRAM) initializatio */
  175. #define CONFIG_SYS_EBC_PB1AP 0x92015480
  176. /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
  177. #define CONFIG_SYS_EBC_PB1CR 0x7f318000
  178. /* Memory Bank 2 (FPGA) initialization */
  179. #define CONFIG_SYS_FPGA0_BASE 0x7f100000
  180. #define CONFIG_SYS_EBC_PB2AP 0x02025080
  181. /* BAS=0x7f1,BS=1MB,BU=R/W,BW=16bit */
  182. #define CONFIG_SYS_EBC_PB2CR 0x7f11a000
  183. #define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE
  184. #define CONFIG_SYS_FPGA_DONE(k) 0x0010
  185. #define CONFIG_SYS_FPGA_COUNT 1
  186. #define CONFIG_SYS_FPGA_PTR \
  187. { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE }
  188. #define CONFIG_SYS_FPGA_COMMON
  189. /* Memory Bank 3 (Latches) initialization */
  190. #define CONFIG_SYS_LATCH_BASE 0x7f200000
  191. #define CONFIG_SYS_EBC_PB3AP 0xa2015480
  192. /* BAS=0x7f2,BS=1MB,BU=R/W,BW=16bit */
  193. #define CONFIG_SYS_EBC_PB3CR 0x7f21a000
  194. #define CONFIG_SYS_LATCH0_RESET 0xffff
  195. #define CONFIG_SYS_LATCH0_BOOT 0xffff
  196. #define CONFIG_SYS_LATCH1_RESET 0xffbf
  197. #define CONFIG_SYS_LATCH1_BOOT 0xffff
  198. #endif /* __CONFIG_H */