ids8313.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552
  1. /*
  2. * (C) Copyright 2013
  3. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  4. *
  5. * Based on:
  6. * Copyright (c) 2011 IDS GmbH, Germany
  7. * Sergej Stepanov <ste@ids.de>
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #ifndef __CONFIG_H
  12. #define __CONFIG_H
  13. /*
  14. * High Level Configuration Options
  15. */
  16. #define CONFIG_MPC831x
  17. #define CONFIG_MPC8313
  18. #define CONFIG_IDS8313
  19. #define CONFIG_FSL_ELBC
  20. #define CONFIG_MISC_INIT_R
  21. #define CONFIG_BOOT_RETRY_TIME 900
  22. #define CONFIG_BOOT_RETRY_MIN 30
  23. #define CONFIG_RESET_TO_RETRY
  24. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  25. #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
  26. #define CONFIG_SYS_IMMR 0xF0000000
  27. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
  28. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
  29. /*
  30. * Hardware Reset Configuration Word
  31. * if CLKIN is 66.000MHz, then
  32. * CSB = 132MHz, CORE = 264MHz, DDRC = 264MHz, LBC = 132MHz
  33. */
  34. #define CONFIG_SYS_HRCW_LOW (0x20000000 /* reserved, must be set */ |\
  35. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  36. HRCWL_CSB_TO_CLKIN_2X1 |\
  37. HRCWL_CORE_TO_CSB_2X1)
  38. #define CONFIG_SYS_HRCW_HIGH (HRCWH_PCI_HOST |\
  39. HRCWH_CORE_ENABLE |\
  40. HRCWH_FROM_0XFFF00100 |\
  41. HRCWH_BOOTSEQ_DISABLE |\
  42. HRCWH_SW_WATCHDOG_DISABLE |\
  43. HRCWH_ROM_LOC_LOCAL_8BIT |\
  44. HRCWH_RL_EXT_LEGACY |\
  45. HRCWH_TSEC1M_IN_MII |\
  46. HRCWH_TSEC2M_IN_MII |\
  47. HRCWH_BIG_ENDIAN)
  48. #define CONFIG_SYS_SICRH 0x00000000
  49. #define CONFIG_SYS_SICRL (SICRL_LBC | SICRL_SPI_D)
  50. #define CONFIG_HWCONFIG
  51. #define CONFIG_SYS_HID0_INIT 0x000000000
  52. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK |\
  53. HID0_ENABLE_INSTRUCTION_CACHE |\
  54. HID0_DISABLE_DYNAMIC_POWER_MANAGMENT)
  55. #define CONFIG_SYS_HID2 (HID2_HBE | 0x00020000)
  56. /*
  57. * Definitions for initial stack pointer and data area (in DCACHE )
  58. */
  59. #define CONFIG_SYS_INIT_RAM_LOCK
  60. #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000
  61. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* End of used area in DPRAM */
  62. #define CONFIG_SYS_GBL_DATA_SIZE 0x100
  63. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
  64. - CONFIG_SYS_GBL_DATA_SIZE)
  65. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  66. /*
  67. * Local Bus LCRR and LBCR regs
  68. */
  69. #define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
  70. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
  71. #define CONFIG_SYS_LBC_LBCR (0x00040000 |\
  72. (0xFF << LBCR_BMT_SHIFT) |\
  73. 0xF)
  74. #define CONFIG_SYS_LBC_MRTPR 0x20000000
  75. /*
  76. * Internal Definitions
  77. */
  78. /*
  79. * DDR Setup
  80. */
  81. #define CONFIG_SYS_DDR_BASE 0x00000000
  82. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  83. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  84. /*
  85. * Manually set up DDR parameters,
  86. * as this board has not the SPD connected to I2C.
  87. */
  88. #define CONFIG_SYS_DDR_SIZE 256 /* MB */
  89. #define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN |\
  90. 0x00010000 |\
  91. CSCONFIG_ROW_BIT_13 |\
  92. CSCONFIG_COL_BIT_10)
  93. #define CONFIG_SYS_DDR_CONFIG_256 (CONFIG_SYS_DDR_CONFIG | \
  94. CSCONFIG_BANK_BIT_3)
  95. #define CONFIG_SYS_DDR_TIMING_3 (1 << 16) /* ext refrec */
  96. #define CONFIG_SYS_DDR_TIMING_0 ((3 << TIMING_CFG0_RWT_SHIFT) |\
  97. (3 << TIMING_CFG0_WRT_SHIFT) |\
  98. (3 << TIMING_CFG0_RRT_SHIFT) |\
  99. (3 << TIMING_CFG0_WWT_SHIFT) |\
  100. (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) |\
  101. (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) |\
  102. (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
  103. (2 << TIMING_CFG0_MRS_CYC_SHIFT))
  104. #define CONFIG_SYS_DDR_TIMING_1 ((4 << TIMING_CFG1_PRETOACT_SHIFT) |\
  105. (12 << TIMING_CFG1_ACTTOPRE_SHIFT) |\
  106. (4 << TIMING_CFG1_ACTTORW_SHIFT) |\
  107. (7 << TIMING_CFG1_CASLAT_SHIFT) |\
  108. (4 << TIMING_CFG1_REFREC_SHIFT) |\
  109. (4 << TIMING_CFG1_WRREC_SHIFT) |\
  110. (2 << TIMING_CFG1_ACTTOACT_SHIFT) |\
  111. (2 << TIMING_CFG1_WRTORD_SHIFT))
  112. #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) |\
  113. (5 << TIMING_CFG2_CPO_SHIFT) |\
  114. (4 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) |\
  115. (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) |\
  116. (0 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) |\
  117. (1 << TIMING_CFG2_CKE_PLS_SHIFT) |\
  118. (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
  119. #define CONFIG_SYS_DDR_INTERVAL ((0x800 << SDRAM_INTERVAL_REFINT_SHIFT) |\
  120. (0x800 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
  121. #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN |\
  122. SDRAM_CFG_2T_EN | SDRAM_CFG_HSE |\
  123. SDRAM_CFG_DBW_32 |\
  124. SDRAM_CFG_SDRAM_TYPE_DDR2)
  125. #define CONFIG_SYS_SDRAM_CFG2 0x00401000
  126. #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) |\
  127. (0x0242 << SDRAM_MODE_SD_SHIFT))
  128. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  129. #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075
  130. #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN |\
  131. DDRCDR_PZ_NOMZ |\
  132. DDRCDR_NZ_NOMZ |\
  133. DDRCDR_ODT |\
  134. DDRCDR_M_ODR |\
  135. DDRCDR_Q_DRN)
  136. /*
  137. * on-board devices
  138. */
  139. #define CONFIG_TSEC1
  140. #define CONFIG_TSEC2
  141. #define CONFIG_TSEC_ENET
  142. #define CONFIG_HARD_SPI
  143. #define CONFIG_HARD_I2C
  144. /*
  145. * NOR FLASH setup
  146. */
  147. #define CONFIG_SYS_FLASH_CFI
  148. #define CONFIG_FLASH_CFI_DRIVER
  149. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
  150. #define CONFIG_FLASH_SHOW_PROGRESS 50
  151. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  152. #define CONFIG_SYS_FLASH_BASE 0xFF800000
  153. #define CONFIG_SYS_FLASH_SIZE 8
  154. #define CONFIG_SYS_FLASH_PROTECTION
  155. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  156. #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016
  157. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE |\
  158. BR_PS_8 |\
  159. BR_MS_GPCM |\
  160. BR_V)
  161. #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
  162. OR_GPCM_SCY_10 |\
  163. OR_GPCM_EHTR |\
  164. OR_GPCM_TRLX |\
  165. OR_GPCM_CSNT |\
  166. OR_GPCM_EAD)
  167. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  168. #define CONFIG_SYS_MAX_FLASH_SECT 128
  169. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000
  170. #define CONFIG_SYS_FLASH_WRITE_TOUT 500
  171. /*
  172. * NAND FLASH setup
  173. */
  174. #define CONFIG_SYS_NAND_BASE 0xE1000000
  175. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  176. #define CONFIG_SYS_NAND_MAX_CHIPS 1
  177. #define CONFIG_NAND_FSL_ELBC
  178. #define CONFIG_SYS_NAND_PAGE_SIZE (2048)
  179. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
  180. #define NAND_CACHE_PAGES 64
  181. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
  182. #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E
  183. #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
  184. #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
  185. #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_NAND_BASE) |\
  186. (2<<BR_DECC_SHIFT) |\
  187. BR_PS_8 |\
  188. BR_MS_FCM |\
  189. BR_V)
  190. #define CONFIG_SYS_OR1_PRELIM (0xFFFF8000 |\
  191. OR_FCM_PGS |\
  192. OR_FCM_CSCT |\
  193. OR_FCM_CST |\
  194. OR_FCM_CHT |\
  195. OR_FCM_SCY_4 |\
  196. OR_FCM_TRLX |\
  197. OR_FCM_EHTR |\
  198. OR_FCM_RST)
  199. /*
  200. * MRAM setup
  201. */
  202. #define CONFIG_SYS_MRAM_BASE 0xE2000000
  203. #define CONFIG_SYS_MRAM_SIZE 0x20000 /* 128 Kb */
  204. #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_MRAM_BASE
  205. #define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000010 /* 128 Kb */
  206. #define CONFIG_SYS_OR_TIMING_MRAM
  207. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_MRAM_BASE |\
  208. BR_PS_8 |\
  209. BR_MS_GPCM |\
  210. BR_V)
  211. #define CONFIG_SYS_OR2_PRELIM 0xFFFE0C74
  212. /*
  213. * CPLD setup
  214. */
  215. #define CONFIG_SYS_CPLD_BASE 0xE3000000
  216. #define CONFIG_SYS_CPLD_SIZE 0x8000
  217. #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CPLD_BASE
  218. #define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000E
  219. #define CONFIG_SYS_OR_TIMING_MRAM
  220. #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CPLD_BASE |\
  221. BR_PS_8 |\
  222. BR_MS_GPCM |\
  223. BR_V)
  224. #define CONFIG_SYS_OR3_PRELIM 0xFFFF8814
  225. /*
  226. * HW-Watchdog
  227. */
  228. #define CONFIG_WATCHDOG 1
  229. #define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF
  230. /*
  231. * I2C setup
  232. */
  233. #define CONFIG_SYS_I2C
  234. #define CONFIG_SYS_I2C_FSL
  235. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  236. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  237. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
  238. #define CONFIG_RTC_PCF8563
  239. #define CONFIG_SYS_I2C_RTC_ADDR 0x51
  240. /*
  241. * SPI setup
  242. */
  243. #ifdef CONFIG_HARD_SPI
  244. #define CONFIG_MPC8XXX_SPI
  245. #define CONFIG_SYS_GPIO1_PRELIM
  246. #define CONFIG_SYS_GPIO1_DIR 0x00000001
  247. #define CONFIG_SYS_GPIO1_DAT 0x00000001
  248. #endif
  249. /*
  250. * Ethernet setup
  251. */
  252. #ifdef CONFIG_TSEC1
  253. #define CONFIG_HAS_ETH0
  254. #define CONFIG_TSEC1_NAME "TSEC0"
  255. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  256. #define TSEC1_PHY_ADDR 0x1
  257. #define TSEC1_FLAGS TSEC_GIGABIT
  258. #define TSEC1_PHYIDX 0
  259. #endif
  260. #ifdef CONFIG_TSEC2
  261. #define CONFIG_HAS_ETH1
  262. #define CONFIG_TSEC2_NAME "TSEC1"
  263. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  264. #define TSEC2_PHY_ADDR 0x3
  265. #define TSEC2_FLAGS TSEC_GIGABIT
  266. #define TSEC2_PHYIDX 0
  267. #endif
  268. #define CONFIG_ETHPRIME "TSEC1"
  269. /*
  270. * Serial Port
  271. */
  272. #define CONFIG_CONS_INDEX 1
  273. #define CONFIG_SYS_NS16550_SERIAL
  274. #define CONFIG_SYS_NS16550_REG_SIZE 1
  275. #define CONFIG_SYS_BAUDRATE_TABLE \
  276. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  277. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
  278. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
  279. #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
  280. #define CONFIG_HAS_FSL_DR_USB
  281. #define CONFIG_SYS_SCCR_USBDRCM 3
  282. /*
  283. * BAT's
  284. */
  285. #define CONFIG_HIGH_BATS
  286. /* DDR @ 0x00000000 */
  287. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE |\
  288. BATL_PP_10)
  289. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE |\
  290. BATU_BL_256M |\
  291. BATU_VS |\
  292. BATU_VP)
  293. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  294. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  295. /* Initial RAM @ 0xFD000000 */
  296. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR |\
  297. BATL_PP_10 |\
  298. BATL_GUARDEDSTORAGE)
  299. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR |\
  300. BATU_BL_256K |\
  301. BATU_VS |\
  302. BATU_VP)
  303. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  304. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  305. /* FLASH @ 0xFF800000 */
  306. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE |\
  307. BATL_PP_10 |\
  308. BATL_GUARDEDSTORAGE)
  309. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE |\
  310. BATU_BL_8M |\
  311. BATU_VS |\
  312. BATU_VP)
  313. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE |\
  314. BATL_PP_10 |\
  315. BATL_CACHEINHIBIT |\
  316. BATL_GUARDEDSTORAGE)
  317. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  318. #define CONFIG_SYS_IBAT3L (0)
  319. #define CONFIG_SYS_IBAT3U (0)
  320. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  321. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  322. #define CONFIG_SYS_IBAT4L (0)
  323. #define CONFIG_SYS_IBAT4U (0)
  324. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  325. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  326. /* IMMRBAR @ 0xF0000000 */
  327. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR |\
  328. BATL_PP_10 |\
  329. BATL_CACHEINHIBIT |\
  330. BATL_GUARDEDSTORAGE)
  331. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR |\
  332. BATU_BL_128M |\
  333. BATU_VS |\
  334. BATU_VP)
  335. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  336. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  337. /* NAND-Flash @ 0xE1000000, MRAM @ 0xE2000000, CPLD @ 0xE3000000 */
  338. #define CONFIG_SYS_IBAT6L (0xE0000000 |\
  339. BATL_PP_10 |\
  340. BATL_GUARDEDSTORAGE)
  341. #define CONFIG_SYS_IBAT6U (0xE0000000 |\
  342. BATU_BL_256M |\
  343. BATU_VS |\
  344. BATU_VP)
  345. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  346. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  347. #define CONFIG_SYS_IBAT7L (0)
  348. #define CONFIG_SYS_IBAT7U (0)
  349. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  350. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  351. /*
  352. * U-Boot environment setup
  353. */
  354. #define CONFIG_CMD_NAND
  355. #define CONFIG_CMD_DATE
  356. #define CONFIG_CMDLINE_EDITING
  357. #define CONFIG_CMD_JFFS2
  358. #define CONFIG_BOOTP_SUBNETMASK
  359. #define CONFIG_BOOTP_GATEWAY
  360. #define CONFIG_BOOTP_HOSTNAME
  361. #define CONFIG_BOOTP_BOOTPATH
  362. #define CONFIG_BOOTP_BOOTFILESIZE
  363. /*
  364. * The reserved memory
  365. */
  366. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  367. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  368. #define CONFIG_SYS_MALLOC_LEN (8 * 1024 * 1024)
  369. /*
  370. * Environment Configuration
  371. */
  372. #define CONFIG_ENV_IS_IN_FLASH
  373. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE \
  374. + CONFIG_SYS_MONITOR_LEN)
  375. #define CONFIG_ENV_SIZE 0x20000
  376. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
  377. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  378. #define CONFIG_NETDEV eth1
  379. #define CONFIG_HOSTNAME ids8313
  380. #define CONFIG_ROOTPATH "/opt/eldk-4.2/ppc_6xx"
  381. #define CONFIG_BOOTFILE "ids8313/uImage"
  382. #define CONFIG_UBOOTPATH "ids8313/u-boot.bin"
  383. #define CONFIG_FDTFILE "ids8313/ids8313.dtb"
  384. #define CONFIG_LOADADDR 0x400000
  385. #define CONFIG_CMD_ENV_FLAGS
  386. #define CONFIG_ENV_FLAGS_LIST_STATIC "ethaddr:mo,eth1addr:mo"
  387. #define CONFIG_BAUDRATE 115200
  388. /* Initial Memory map for Linux*/
  389. #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
  390. /*
  391. * Miscellaneous configurable options
  392. */
  393. #define CONFIG_SYS_LONGHELP
  394. #define CONFIG_SYS_CBSIZE 1024
  395. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
  396. + sizeof(CONFIG_SYS_PROMPT)+16)
  397. #define CONFIG_SYS_MAXARGS 16
  398. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  399. #define CONFIG_SYS_MEMTEST_START 0x00001000
  400. #define CONFIG_SYS_MEMTEST_END 0x00C00000
  401. #define CONFIG_SYS_LOAD_ADDR 0x100000
  402. #define CONFIG_MII
  403. #define CONFIG_LOADS_ECHO
  404. #define CONFIG_TIMESTAMP
  405. #define CONFIG_PREBOOT "echo;" \
  406. "echo Type \\\"run nfsboot\\\" " \
  407. "to mount root filesystem over NFS;echo"
  408. #undef CONFIG_BOOTARGS
  409. #define CONFIG_BOOTCOMMAND "run boot_cramfs"
  410. #undef CONFIG_SYS_LOADS_BAUD_CHANGE
  411. #define CONFIG_JFFS2_NAND
  412. #define CONFIG_JFFS2_DEV "0"
  413. /* mtdparts command line support */
  414. #define CONFIG_CMD_MTDPARTS
  415. #define CONFIG_FLASH_CFI_MTD
  416. #define CONFIG_MTD_DEVICE
  417. #define MTDIDS_DEFAULT "nor0=ff800000.flash,nand0=e1000000.flash"
  418. #define MTDPARTS_DEFAULT "mtdparts=ff800000.flash:7m(dum)," \
  419. "768k(BOOT-BIN)," \
  420. "128k(BOOT-ENV),128k(BOOT-REDENV);" \
  421. "e1000000.flash:-(ubi)"
  422. #define CONFIG_EXTRA_ENV_SETTINGS \
  423. "netdev=" __stringify(CONFIG_NETDEV) "\0" \
  424. "ethprime=TSEC1\0" \
  425. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  426. "tftpflash=tftpboot ${loadaddr} ${uboot}; " \
  427. "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
  428. " +${filesize}; " \
  429. "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
  430. " +${filesize}; " \
  431. "cp.b ${loadaddr} " __stringify(CONFIG_SYS_TEXT_BASE) \
  432. " ${filesize}; " \
  433. "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
  434. " +${filesize}; " \
  435. "cmp.b ${loadaddr} " __stringify(CONFIG_SYS_TEXT_BASE) \
  436. " ${filesize}\0" \
  437. "console=ttyS0\0" \
  438. "fdtaddr=0x780000\0" \
  439. "kernel_addr=ff800000\0" \
  440. "fdtfile=" __stringify(CONFIG_FDTFILE) "\0" \
  441. "setbootargs=setenv bootargs " \
  442. "root=${rootdev} rw console=${console}," \
  443. "${baudrate} ${othbootargs}\0" \
  444. "setipargs=setenv bootargs root=${rootdev} rw " \
  445. "nfsroot=${serverip}:${rootpath} " \
  446. "ip=${ipaddr}:${serverip}:${gatewayip}:" \
  447. "${netmask}:${hostname}:${netdev}:off " \
  448. "console=${console},${baudrate} ${othbootargs}\0" \
  449. "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
  450. "mtdids=" MTDIDS_DEFAULT "\0" \
  451. "mtdparts=" MTDPARTS_DEFAULT "\0" \
  452. "\0"
  453. #define CONFIG_NFSBOOTCOMMAND \
  454. "setenv rootdev /dev/nfs;" \
  455. "run setipargs;run addmtd;" \
  456. "tftp ${loadaddr} ${bootfile};" \
  457. "tftp ${fdtaddr} ${fdtfile};" \
  458. "fdt addr ${fdtaddr};" \
  459. "bootm ${loadaddr} - ${fdtaddr}"
  460. /* UBI Support */
  461. #define CONFIG_CMD_NAND_TRIMFFS
  462. #define CONFIG_CMD_UBIFS
  463. #define CONFIG_RBTREE
  464. #define CONFIG_LZO
  465. #define CONFIG_MTD_PARTITIONS
  466. /* bootcount support */
  467. #define CONFIG_BOOTCOUNT_LIMIT
  468. #define CONFIG_BOOTCOUNT_I2C
  469. #define CONFIG_BOOTCOUNT_ALEN 1
  470. #define CONFIG_SYS_BOOTCOUNT_ADDR 0x9
  471. #define CONFIG_IMAGE_FORMAT_LEGACY
  472. #define CONFIG_CMD_HASH
  473. #define CONFIG_SHA1
  474. #define CONFIG_SHA256
  475. #endif /* __CONFIG_H */