icon.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /*
  2. * (C) Copyright 2009-2010
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * icon.h - configuration for Mosaixtech ICON (440SPe)
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * High Level Configuration Options
  14. */
  15. #define CONFIG_ICON 1 /* Board is icon */
  16. #define CONFIG_440 1 /* ... PPC440 family */
  17. #define CONFIG_440SPE 1 /* Specifc SPe support */
  18. #define CONFIG_SYS_TEXT_BASE 0xFFFA0000
  19. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  20. #define CONFIG_SYS_4xx_RESET_TYPE 0x2 /* use chip reset on this board */
  21. /*
  22. * Include common defines/options for all AMCC eval boards
  23. */
  24. #define CONFIG_HOSTNAME icon
  25. #include "amcc-common.h"
  26. #define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */
  27. #define CONFIG_BOARD_EARLY_INIT_R /* Call board_early_init_r */
  28. /*
  29. * Base addresses -- Note these are effective addresses where the
  30. * actual resources get mapped (not physical addresses)
  31. */
  32. #define CONFIG_SYS_FLASH_BASE 0xfc000000 /* later mapped to this addr */
  33. #define CONFIG_SYS_ISRAM_BASE 0x90000000 /* internal SRAM */
  34. #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
  35. #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
  36. #define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
  37. #define CONFIG_SYS_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
  38. #define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* incr for PCIe port */
  39. #define CONFIG_SYS_PCIE_BASE 0xe0000000 /* PCIe UTL regs */
  40. #define CONFIG_SYS_PCIE0_CFGBASE 0xc0000000
  41. #define CONFIG_SYS_PCIE1_CFGBASE 0xc1000000
  42. #define CONFIG_SYS_PCIE2_CFGBASE 0xc2000000
  43. #define CONFIG_SYS_PCIE0_XCFGBASE 0xc3000000
  44. #define CONFIG_SYS_PCIE1_XCFGBASE 0xc3001000
  45. #define CONFIG_SYS_PCIE2_XCFGBASE 0xc3002000
  46. /* base address of inbound PCIe window */
  47. #define CONFIG_SYS_PCIE_INBOUND_BASE 0x0000000000000000ULL
  48. /* System RAM mapped to PCI space */
  49. #define CONFIG_PCI_SYS_MEM_BUS CONFIG_SYS_SDRAM_BASE
  50. #define CONFIG_PCI_SYS_MEM_PHYS CONFIG_SYS_SDRAM_BASE
  51. #define CONFIG_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
  52. #define CONFIG_SYS_ACE_BASE 0xfb000000 /* Xilinx ACE CF */
  53. #define CONFIG_SYS_ACE_BASE_PHYS_H 0x4
  54. #define CONFIG_SYS_ACE_BASE_PHYS_L 0xfe000000
  55. #define CONFIG_SYS_FLASH_SIZE (64 << 20)
  56. #define CONFIG_SYS_BOOT_BASE_ADDR 0xFF000000 /* EBC Boot Space */
  57. #define CONFIG_SYS_FLASH_BASE_PHYS_H 0x4
  58. #define CONFIG_SYS_FLASH_BASE_PHYS_L 0xEC000000
  59. #define CONFIG_SYS_FLASH_BASE_PHYS (((u64)CONFIG_SYS_FLASH_BASE_PHYS_H << 32) | \
  60. (u64)CONFIG_SYS_FLASH_BASE_PHYS_L)
  61. /*
  62. * Initial RAM & stack pointer (placed in internal SRAM)
  63. */
  64. #define CONFIG_SYS_TEMP_STACK_OCM 1
  65. #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
  66. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Init RAM */
  67. #define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* size of used area */
  68. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  69. GENERATED_GBL_DATA_SIZE)
  70. #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
  71. /*
  72. * Serial Port
  73. */
  74. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  75. #undef CONFIG_SYS_EXT_SERIAL_CLOCK
  76. /*
  77. * DDR2 SDRAM
  78. */
  79. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
  80. #define SPD_EEPROM_ADDRESS { 0x51 } /* SPD I2C SPD addresses */
  81. #define CONFIG_DDR_ECC /* with ECC support */
  82. #define CONFIG_DDR_RQDC_FIXED 0x80000038 /* fixed value for RQDC */
  83. /*
  84. * I2C
  85. */
  86. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
  87. #define CONFIG_SYS_SPD_BUS_NUM 0 /* The I2C bus for SPD */
  88. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  89. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  90. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  91. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  92. /* I2C bootstrap EEPROM */
  93. #define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x50
  94. #define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
  95. #define CONFIG_4xx_CONFIG_BLOCKSIZE 8
  96. /* I2C RTC */
  97. #define CONFIG_RTC_M41T11
  98. #define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
  99. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  100. #define CONFIG_SYS_M41T11_BASE_YEAR 1900 /* play along with linux */
  101. /*
  102. * Video options
  103. */
  104. #ifdef CONFIG_VIDEO
  105. #define CONFIG_VIDEO_SM501
  106. #define CONFIG_VIDEO_SM501_32BPP
  107. #define CONFIG_VIDEO_SM501_PCI
  108. #define VIDEO_FB_LITTLE_ENDIAN
  109. #define CONFIG_VIDEO_LOGO
  110. #define CONFIG_VIDEO_BMP_RLE8
  111. #define CONFIG_SPLASH_SCREEN
  112. #define CFG_CONSOLE_IS_IN_ENV
  113. #endif
  114. /*
  115. * Environment
  116. */
  117. #define CONFIG_ENV_IS_IN_FLASH 1 /* Environment uses flash */
  118. /*
  119. * Default environment variables
  120. */
  121. #define CONFIG_EXTRA_ENV_SETTINGS \
  122. CONFIG_AMCC_DEF_ENV \
  123. CONFIG_AMCC_DEF_ENV_POWERPC \
  124. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  125. "kernel_addr=fc000000\0" \
  126. "fdt_addr=fc1e0000\0" \
  127. "ramdisk_addr=fc200000\0" \
  128. "pciconfighost=1\0" \
  129. "pcie_mode=RP:RP:RP\0" \
  130. ""
  131. /*
  132. * Commands additional to the ones defined in amcc-common.h
  133. */
  134. #define CONFIG_CMD_CHIP_CONFIG
  135. #define CONFIG_CMD_DATE
  136. #define CONFIG_CMD_PCI
  137. #define CONFIG_CMD_SDRAM
  138. #ifdef CONFIG_VIDEO
  139. #define CONFIG_CMD_BMP
  140. #endif
  141. #define CONFIG_IBM_EMAC4_V4 /* 440SPe has this EMAC version */
  142. #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
  143. #define CONFIG_HAS_ETH0
  144. #define CONFIG_PHY_RESET /* reset phy upon startup */
  145. #define CONFIG_PHY_RESET_DELAY 1000
  146. #define CONFIG_CIS8201_PHY /* Enable RGMII mode for Cicada phy */
  147. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex det. */
  148. /*
  149. * FLASH related
  150. */
  151. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  152. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  153. #define CONFIG_SYS_FLASH_CFI_AMD_RESET /* Use AMD (Spansion) reset cmd */
  154. #define CONFIG_SYS_CFI_FLASH_STATUS_POLL /* use status poll method */
  155. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  156. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of banks */
  157. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors*/
  158. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* TO for Flash Erase (ms) */
  159. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* TO for Flash Write (ms) */
  160. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* use buffered writes */
  161. #define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector */
  162. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  163. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  164. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Env Sector */
  165. /* Address and size of Redundant Environment Sector */
  166. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
  167. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  168. /*
  169. * PCI stuff
  170. */
  171. /* General PCI */
  172. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  173. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  174. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  175. #define CONFIG_PCI_BOOTDELAY 1000 /* enable pci bootdelay variable*/
  176. /* Board-specific PCI */
  177. #define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
  178. #undef CONFIG_SYS_PCI_MASTER_INIT
  179. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
  180. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  181. /*
  182. * Xilinx System ACE support
  183. */
  184. #define CONFIG_SYSTEMACE /* Enable SystemACE support */
  185. #define CONFIG_SYS_SYSTEMACE_WIDTH 16 /* Data bus width is 16 */
  186. #define CONFIG_SYS_SYSTEMACE_BASE CONFIG_SYS_ACE_BASE
  187. #define CONFIG_DOS_PARTITION
  188. /*
  189. * External Bus Controller (EBC) Setup
  190. */
  191. /* Memory Bank 0 (Flash) initialization */
  192. #define CONFIG_SYS_EBC_PB0AP (EBC_BXAP_BME_DISABLED | \
  193. EBC_BXAP_TWT_ENCODE(7) | \
  194. EBC_BXAP_BCE_DISABLE | \
  195. EBC_BXAP_BCT_2TRANS | \
  196. EBC_BXAP_CSN_ENCODE(0) | \
  197. EBC_BXAP_OEN_ENCODE(0) | \
  198. EBC_BXAP_WBN_ENCODE(0) | \
  199. EBC_BXAP_WBF_ENCODE(0) | \
  200. EBC_BXAP_TH_ENCODE(0) | \
  201. EBC_BXAP_RE_DISABLED | \
  202. EBC_BXAP_SOR_DELAYED | \
  203. EBC_BXAP_BEM_WRITEONLY | \
  204. EBC_BXAP_PEN_DISABLED)
  205. #define CONFIG_SYS_EBC_PB0CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FLASH_BASE) | \
  206. EBC_BXCR_BS_64MB | \
  207. EBC_BXCR_BU_RW | \
  208. EBC_BXCR_BW_16BIT)
  209. /* Memory Bank 1 (Xilinx System ACE controller) initialization */
  210. #define CONFIG_SYS_EBC_PB1AP (EBC_BXAP_BME_DISABLED | \
  211. EBC_BXAP_TWT_ENCODE(4) | \
  212. EBC_BXAP_BCE_DISABLE | \
  213. EBC_BXAP_BCT_2TRANS | \
  214. EBC_BXAP_CSN_ENCODE(0) | \
  215. EBC_BXAP_OEN_ENCODE(0) | \
  216. EBC_BXAP_WBN_ENCODE(0) | \
  217. EBC_BXAP_WBF_ENCODE(0) | \
  218. EBC_BXAP_TH_ENCODE(0) | \
  219. EBC_BXAP_RE_DISABLED | \
  220. EBC_BXAP_SOR_NONDELAYED | \
  221. EBC_BXAP_BEM_WRITEONLY | \
  222. EBC_BXAP_PEN_DISABLED)
  223. #define CONFIG_SYS_EBC_PB1CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_ACE_BASE_PHYS_L) | \
  224. EBC_BXCR_BS_1MB | \
  225. EBC_BXCR_BU_RW | \
  226. EBC_BXCR_BW_16BIT)
  227. /*
  228. * Initialize EBC CONFIG -
  229. * Keep the Default value, but the bit PDT which has to be set to 1 ?TBC
  230. * default value : 0x07C00000 - 0 0 000 1 1 1 1 1 0000 0 00000 000000000000
  231. */
  232. #define CONFIG_SYS_EBC_CFG (EBC_CFG_LE_UNLOCK | \
  233. EBC_CFG_PTD_ENABLE | \
  234. EBC_CFG_RTC_16PERCLK | \
  235. EBC_CFG_ATC_PREVIOUS | \
  236. EBC_CFG_DTC_PREVIOUS | \
  237. EBC_CFG_CTC_PREVIOUS | \
  238. EBC_CFG_OEO_PREVIOUS | \
  239. EBC_CFG_EMC_DEFAULT | \
  240. EBC_CFG_PME_DISABLE | \
  241. EBC_CFG_PR_16)
  242. /*
  243. * GPIO Setup
  244. */
  245. #define CONFIG_SYS_GPIO_PCIE_PRESENT0 17
  246. #define CONFIG_SYS_GPIO_PCIE_PRESENT1 21
  247. #define CONFIG_SYS_GPIO_PCIE_PRESENT2 23
  248. #define CONFIG_SYS_GPIO_RS232_FORCEOFF 30
  249. #define CONFIG_SYS_PFC0 (GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT0) | \
  250. GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT1) | \
  251. GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT2) | \
  252. GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF))
  253. #define CONFIG_SYS_GPIO_OR GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF)
  254. #define CONFIG_SYS_GPIO_TCR GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF)
  255. #define CONFIG_SYS_GPIO_ODR 0
  256. #endif /* __CONFIG_H */