hrcon.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648
  1. /*
  2. * (C) Copyright 2014
  3. * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
  4. *
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #ifndef __CONFIG_H
  9. #define __CONFIG_H
  10. /*
  11. * High Level Configuration Options
  12. */
  13. #define CONFIG_E300 1 /* E300 family */
  14. #define CONFIG_MPC83xx 1 /* MPC83xx family */
  15. #define CONFIG_MPC830x 1 /* MPC830x family */
  16. #define CONFIG_MPC8308 1 /* MPC8308 CPU specific */
  17. #define CONFIG_HRCON 1 /* HRCON board specific */
  18. #define CONFIG_SYS_TEXT_BASE 0xFE000000
  19. #define CONFIG_BOARD_EARLY_INIT_F
  20. #define CONFIG_BOARD_EARLY_INIT_R
  21. #define CONFIG_LAST_STAGE_INIT
  22. #define CONFIG_FSL_ESDHC
  23. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
  24. #define CONFIG_GENERIC_MMC
  25. #define CONFIG_DOS_PARTITION
  26. #define CONFIG_CMD_FPGAD
  27. #define CONFIG_CMD_IOLOOP
  28. /*
  29. * System Clock Setup
  30. */
  31. #define CONFIG_83XX_CLKIN 33333333 /* in Hz */
  32. #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
  33. /*
  34. * Hardware Reset Configuration Word
  35. * if CLKIN is 66.66MHz, then
  36. * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz
  37. * We choose the A type silicon as default, so the core is 400Mhz.
  38. */
  39. #define CONFIG_SYS_HRCW_LOW (\
  40. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  41. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  42. HRCWL_SVCOD_DIV_2 |\
  43. HRCWL_CSB_TO_CLKIN_4X1 |\
  44. HRCWL_CORE_TO_CSB_3X1)
  45. /*
  46. * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits
  47. * in 8308's HRCWH according to the manual, but original Freescale's
  48. * code has them and I've expirienced some problems using the board
  49. * with BDI3000 attached when I've tried to set these bits to zero
  50. * (UART doesn't work after the 'reset run' command).
  51. */
  52. #define CONFIG_SYS_HRCW_HIGH (\
  53. HRCWH_PCI_HOST |\
  54. HRCWH_PCI1_ARBITER_ENABLE |\
  55. HRCWH_CORE_ENABLE |\
  56. HRCWH_FROM_0XFFF00100 |\
  57. HRCWH_BOOTSEQ_DISABLE |\
  58. HRCWH_SW_WATCHDOG_DISABLE |\
  59. HRCWH_ROM_LOC_LOCAL_16BIT |\
  60. HRCWH_RL_EXT_LEGACY |\
  61. HRCWH_TSEC1M_IN_RGMII |\
  62. HRCWH_TSEC2M_IN_RGMII |\
  63. HRCWH_BIG_ENDIAN)
  64. /*
  65. * System IO Config
  66. */
  67. #define CONFIG_SYS_SICRH (\
  68. SICRH_ESDHC_A_SD |\
  69. SICRH_ESDHC_B_SD |\
  70. SICRH_ESDHC_C_SD |\
  71. SICRH_GPIO_A_GPIO |\
  72. SICRH_GPIO_B_GPIO |\
  73. SICRH_IEEE1588_A_GPIO |\
  74. SICRH_USB |\
  75. SICRH_GTM_GPIO |\
  76. SICRH_IEEE1588_B_GPIO |\
  77. SICRH_ETSEC2_GPIO |\
  78. SICRH_GPIOSEL_1 |\
  79. SICRH_TMROBI_V3P3 |\
  80. SICRH_TSOBI1_V2P5 |\
  81. SICRH_TSOBI2_V2P5) /* 0x0037f103 */
  82. #define CONFIG_SYS_SICRL (\
  83. SICRL_SPI_PF0 |\
  84. SICRL_UART_PF0 |\
  85. SICRL_IRQ_PF0 |\
  86. SICRL_I2C2_PF0 |\
  87. SICRL_ETSEC1_GTX_CLK125) /* 0x00000000 */
  88. /*
  89. * IMMR new address
  90. */
  91. #define CONFIG_SYS_IMMR 0xE0000000
  92. /*
  93. * SERDES
  94. */
  95. #define CONFIG_FSL_SERDES
  96. #define CONFIG_FSL_SERDES1 0xe3000
  97. /*
  98. * Arbiter Setup
  99. */
  100. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
  101. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
  102. #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
  103. /*
  104. * DDR Setup
  105. */
  106. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
  107. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  108. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  109. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  110. #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
  111. | DDRCDR_PZ_LOZ \
  112. | DDRCDR_NZ_LOZ \
  113. | DDRCDR_ODT \
  114. | DDRCDR_Q_DRN)
  115. /* 0x7b880001 */
  116. /*
  117. * Manually set up DDR parameters
  118. * consist of one chip NT5TU64M16HG from NANYA
  119. */
  120. #define CONFIG_SYS_DDR_SIZE 128 /* MB */
  121. #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
  122. #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
  123. | CSCONFIG_ODT_RD_NEVER \
  124. | CSCONFIG_ODT_WR_ONLY_CURRENT \
  125. | CSCONFIG_BANK_BIT_3 \
  126. | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
  127. /* 0x80010102 */
  128. #define CONFIG_SYS_DDR_TIMING_3 0
  129. #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
  130. | (0 << TIMING_CFG0_WRT_SHIFT) \
  131. | (0 << TIMING_CFG0_RRT_SHIFT) \
  132. | (0 << TIMING_CFG0_WWT_SHIFT) \
  133. | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
  134. | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
  135. | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
  136. | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
  137. /* 0x00260802 */
  138. #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
  139. | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
  140. | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
  141. | (7 << TIMING_CFG1_CASLAT_SHIFT) \
  142. | (9 << TIMING_CFG1_REFREC_SHIFT) \
  143. | (2 << TIMING_CFG1_WRREC_SHIFT) \
  144. | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
  145. | (2 << TIMING_CFG1_WRTORD_SHIFT))
  146. /* 0x26279222 */
  147. #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
  148. | (4 << TIMING_CFG2_CPO_SHIFT) \
  149. | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
  150. | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
  151. | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
  152. | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
  153. | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
  154. /* 0x021848c5 */
  155. #define CONFIG_SYS_DDR_INTERVAL ((0x0824 << SDRAM_INTERVAL_REFINT_SHIFT) \
  156. | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
  157. /* 0x08240100 */
  158. #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
  159. | SDRAM_CFG_SDRAM_TYPE_DDR2 \
  160. | SDRAM_CFG_DBW_16)
  161. /* 0x43100000 */
  162. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
  163. #define CONFIG_SYS_DDR_MODE ((0x0440 << SDRAM_MODE_ESD_SHIFT) \
  164. | (0x0242 << SDRAM_MODE_SD_SHIFT))
  165. /* ODT 150ohm CL=4, AL=0 on SDRAM */
  166. #define CONFIG_SYS_DDR_MODE2 0x00000000
  167. /*
  168. * Memory test
  169. */
  170. #define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */
  171. #define CONFIG_SYS_MEMTEST_END 0x07f00000
  172. /*
  173. * The reserved memory
  174. */
  175. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  176. #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
  177. #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  178. /*
  179. * Initial RAM Base Address Setup
  180. */
  181. #define CONFIG_SYS_INIT_RAM_LOCK 1
  182. #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  183. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
  184. #define CONFIG_SYS_GBL_DATA_OFFSET \
  185. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  186. /*
  187. * Local Bus Configuration & Clock Setup
  188. */
  189. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  190. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
  191. #define CONFIG_SYS_LBC_LBCR 0x00040000
  192. /*
  193. * FLASH on the Local Bus
  194. */
  195. #if 1
  196. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  197. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  198. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  199. #define CONFIG_FLASH_CFI_LEGACY
  200. #define CONFIG_SYS_FLASH_LEGACY_512Kx16
  201. #else
  202. #define CONFIG_SYS_NO_FLASH
  203. #endif
  204. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
  205. #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is up to 8M */
  206. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  207. /* Window base at flash base */
  208. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  209. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
  210. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
  211. | BR_PS_16 /* 16 bit port */ \
  212. | BR_MS_GPCM /* MSEL = GPCM */ \
  213. | BR_V) /* valid */
  214. #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
  215. | OR_UPM_XAM \
  216. | OR_GPCM_CSNT \
  217. | OR_GPCM_ACS_DIV2 \
  218. | OR_GPCM_XACS \
  219. | OR_GPCM_SCY_15 \
  220. | OR_GPCM_TRLX_SET \
  221. | OR_GPCM_EHTR_SET)
  222. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  223. #define CONFIG_SYS_MAX_FLASH_SECT 135
  224. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  225. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  226. /*
  227. * FPGA
  228. */
  229. #define CONFIG_SYS_FPGA0_BASE 0xE0600000
  230. #define CONFIG_SYS_FPGA0_SIZE 1 /* FPGA size is 1M */
  231. /* Window base at FPGA base */
  232. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_FPGA0_BASE
  233. #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_1MB)
  234. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_FPGA0_BASE \
  235. | BR_PS_16 /* 16 bit port */ \
  236. | BR_MS_GPCM /* MSEL = GPCM */ \
  237. | BR_V) /* valid */
  238. #define CONFIG_SYS_OR1_PRELIM (MEG_TO_AM(CONFIG_SYS_FPGA0_SIZE) \
  239. | OR_UPM_XAM \
  240. | OR_GPCM_CSNT \
  241. | OR_GPCM_ACS_DIV2 \
  242. | OR_GPCM_XACS \
  243. | OR_GPCM_SCY_15 \
  244. | OR_GPCM_TRLX_SET \
  245. | OR_GPCM_EHTR_SET)
  246. #define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE
  247. #define CONFIG_SYS_FPGA_DONE(k) 0x0010
  248. #define CONFIG_SYS_FPGA_COUNT 1
  249. #define CONFIG_SYS_MCLINK_MAX 3
  250. #define CONFIG_SYS_FPGA_PTR \
  251. { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, NULL, NULL, NULL }
  252. /*
  253. * Serial Port
  254. */
  255. #define CONFIG_CONS_INDEX 2
  256. #define CONFIG_SYS_NS16550_SERIAL
  257. #define CONFIG_SYS_NS16550_REG_SIZE 1
  258. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  259. #define CONFIG_SYS_BAUDRATE_TABLE \
  260. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  261. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
  262. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
  263. /* Pass open firmware flat tree */
  264. /* I2C */
  265. #define CONFIG_SYS_I2C
  266. #define CONFIG_SYS_I2C_FSL
  267. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  268. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  269. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  270. #define CONFIG_PCA953X /* NXP PCA9554 */
  271. #define CONFIG_PCA9698 /* NXP PCA9698 */
  272. #define CONFIG_SYS_I2C_IHS
  273. #define CONFIG_SYS_I2C_IHS_CH0
  274. #define CONFIG_SYS_I2C_IHS_SPEED_0 50000
  275. #define CONFIG_SYS_I2C_IHS_SLAVE_0 0x7F
  276. #define CONFIG_SYS_I2C_IHS_CH1
  277. #define CONFIG_SYS_I2C_IHS_SPEED_1 50000
  278. #define CONFIG_SYS_I2C_IHS_SLAVE_1 0x7F
  279. #define CONFIG_SYS_I2C_IHS_CH2
  280. #define CONFIG_SYS_I2C_IHS_SPEED_2 50000
  281. #define CONFIG_SYS_I2C_IHS_SLAVE_2 0x7F
  282. #define CONFIG_SYS_I2C_IHS_CH3
  283. #define CONFIG_SYS_I2C_IHS_SPEED_3 50000
  284. #define CONFIG_SYS_I2C_IHS_SLAVE_3 0x7F
  285. #ifdef CONFIG_HRCON_DH
  286. #define CONFIG_SYS_I2C_IHS_DUAL
  287. #define CONFIG_SYS_I2C_IHS_CH0_1
  288. #define CONFIG_SYS_I2C_IHS_SPEED_0_1 50000
  289. #define CONFIG_SYS_I2C_IHS_SLAVE_0_1 0x7F
  290. #define CONFIG_SYS_I2C_IHS_CH1_1
  291. #define CONFIG_SYS_I2C_IHS_SPEED_1_1 50000
  292. #define CONFIG_SYS_I2C_IHS_SLAVE_1_1 0x7F
  293. #define CONFIG_SYS_I2C_IHS_CH2_1
  294. #define CONFIG_SYS_I2C_IHS_SPEED_2_1 50000
  295. #define CONFIG_SYS_I2C_IHS_SLAVE_2_1 0x7F
  296. #define CONFIG_SYS_I2C_IHS_CH3_1
  297. #define CONFIG_SYS_I2C_IHS_SPEED_3_1 50000
  298. #define CONFIG_SYS_I2C_IHS_SLAVE_3_1 0x7F
  299. #endif
  300. /*
  301. * Software (bit-bang) I2C driver configuration
  302. */
  303. #define CONFIG_SYS_I2C_SOFT
  304. #define CONFIG_SYS_I2C_SOFT_SPEED 50000
  305. #define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F
  306. #define I2C_SOFT_DECLARATIONS2
  307. #define CONFIG_SYS_I2C_SOFT_SPEED_2 50000
  308. #define CONFIG_SYS_I2C_SOFT_SLAVE_2 0x7F
  309. #define I2C_SOFT_DECLARATIONS3
  310. #define CONFIG_SYS_I2C_SOFT_SPEED_3 50000
  311. #define CONFIG_SYS_I2C_SOFT_SLAVE_3 0x7F
  312. #define I2C_SOFT_DECLARATIONS4
  313. #define CONFIG_SYS_I2C_SOFT_SPEED_4 50000
  314. #define CONFIG_SYS_I2C_SOFT_SLAVE_4 0x7F
  315. #define I2C_SOFT_DECLARATIONS5
  316. #define CONFIG_SYS_I2C_SOFT_SPEED_5 50000
  317. #define CONFIG_SYS_I2C_SOFT_SLAVE_5 0x7F
  318. #define I2C_SOFT_DECLARATIONS6
  319. #define CONFIG_SYS_I2C_SOFT_SPEED_6 50000
  320. #define CONFIG_SYS_I2C_SOFT_SLAVE_6 0x7F
  321. #define I2C_SOFT_DECLARATIONS7
  322. #define CONFIG_SYS_I2C_SOFT_SPEED_7 50000
  323. #define CONFIG_SYS_I2C_SOFT_SLAVE_7 0x7F
  324. #define I2C_SOFT_DECLARATIONS8
  325. #define CONFIG_SYS_I2C_SOFT_SPEED_8 50000
  326. #define CONFIG_SYS_I2C_SOFT_SLAVE_8 0x7F
  327. #ifdef CONFIG_HRCON_DH
  328. #define I2C_SOFT_DECLARATIONS9
  329. #define CONFIG_SYS_I2C_SOFT_SPEED_9 50000
  330. #define CONFIG_SYS_I2C_SOFT_SLAVE_9 0x7F
  331. #define I2C_SOFT_DECLARATIONS10
  332. #define CONFIG_SYS_I2C_SOFT_SPEED_10 50000
  333. #define CONFIG_SYS_I2C_SOFT_SLAVE_10 0x7F
  334. #define I2C_SOFT_DECLARATIONS11
  335. #define CONFIG_SYS_I2C_SOFT_SPEED_11 50000
  336. #define CONFIG_SYS_I2C_SOFT_SLAVE_11 0x7F
  337. #define I2C_SOFT_DECLARATIONS12
  338. #define CONFIG_SYS_I2C_SOFT_SPEED_12 50000
  339. #define CONFIG_SYS_I2C_SOFT_SLAVE_12 0x7F
  340. #endif
  341. #ifdef CONFIG_HRCON_DH
  342. #define CONFIG_SYS_ICS8N3QV01_I2C {13, 14, 15, 16, 17, 18, 19, 20}
  343. #define CONFIG_SYS_DP501_I2C {1, 3, 5, 7, 2, 4, 6, 8}
  344. #define CONFIG_HRCON_FANS { {10, 0x4c}, {11, 0x4c}, \
  345. {12, 0x4c} }
  346. #else
  347. #define CONFIG_SYS_ICS8N3QV01_I2C {9, 10, 11, 12}
  348. #define CONFIG_SYS_DP501_I2C {1, 2, 3, 4}
  349. #define CONFIG_HRCON_FANS { {6, 0x4c}, {7, 0x4c}, \
  350. {8, 0x4c} }
  351. #endif
  352. #ifndef __ASSEMBLY__
  353. void fpga_gpio_set(unsigned int bus, int pin);
  354. void fpga_gpio_clear(unsigned int bus, int pin);
  355. int fpga_gpio_get(unsigned int bus, int pin);
  356. void fpga_control_set(unsigned int bus, int pin);
  357. void fpga_control_clear(unsigned int bus, int pin);
  358. #endif
  359. #define I2C_SDA_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0040 : 0x0200)
  360. #define I2C_SCL_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0020 : 0x0100)
  361. #define I2C_FPGA_IDX (I2C_ADAP_HWNR % 4)
  362. #ifdef CONFIG_HRCON_DH
  363. #define I2C_ACTIVE \
  364. do { \
  365. if (I2C_ADAP_HWNR > 7) \
  366. fpga_control_set(I2C_FPGA_IDX, 0x0004); \
  367. else \
  368. fpga_control_clear(I2C_FPGA_IDX, 0x0004); \
  369. } while (0)
  370. #else
  371. #define I2C_ACTIVE { }
  372. #endif
  373. #define I2C_TRISTATE { }
  374. #define I2C_READ \
  375. (fpga_gpio_get(I2C_FPGA_IDX, I2C_SDA_GPIO) ? 1 : 0)
  376. #define I2C_SDA(bit) \
  377. do { \
  378. if (bit) \
  379. fpga_gpio_set(I2C_FPGA_IDX, I2C_SDA_GPIO); \
  380. else \
  381. fpga_gpio_clear(I2C_FPGA_IDX, I2C_SDA_GPIO); \
  382. } while (0)
  383. #define I2C_SCL(bit) \
  384. do { \
  385. if (bit) \
  386. fpga_gpio_set(I2C_FPGA_IDX, I2C_SCL_GPIO); \
  387. else \
  388. fpga_gpio_clear(I2C_FPGA_IDX, I2C_SCL_GPIO); \
  389. } while (0)
  390. #define I2C_DELAY udelay(25) /* 1/4 I2C clock duration */
  391. /*
  392. * Software (bit-bang) MII driver configuration
  393. */
  394. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  395. #define CONFIG_BITBANGMII_MULTI
  396. /*
  397. * OSD Setup
  398. */
  399. #define CONFIG_SYS_OSD_SCREENS 1
  400. #define CONFIG_SYS_DP501_DIFFERENTIAL
  401. #define CONFIG_SYS_DP501_VCAPCTRL0 0x01 /* DDR mode 0, DE for H/VSYNC */
  402. #ifdef CONFIG_HRCON_DH
  403. #define CONFIG_SYS_OSD_DH
  404. #endif
  405. /*
  406. * General PCI
  407. * Addresses are mapped 1-1.
  408. */
  409. #define CONFIG_SYS_PCIE1_BASE 0xA0000000
  410. #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
  411. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
  412. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
  413. #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
  414. #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
  415. #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
  416. #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
  417. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
  418. /* enable PCIE clock */
  419. #define CONFIG_SYS_SCCR_PCIEXP1CM 1
  420. #define CONFIG_PCI_INDIRECT_BRIDGE
  421. #define CONFIG_PCIE
  422. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  423. #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
  424. /*
  425. * TSEC
  426. */
  427. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  428. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  429. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
  430. /*
  431. * TSEC ethernet configuration
  432. */
  433. #define CONFIG_MII 1 /* MII PHY management */
  434. #define CONFIG_TSEC1
  435. #define CONFIG_TSEC1_NAME "eTSEC0"
  436. #define TSEC1_PHY_ADDR 1
  437. #define TSEC1_PHYIDX 0
  438. #define TSEC1_FLAGS TSEC_GIGABIT
  439. /* Options are: eTSEC[0-1] */
  440. #define CONFIG_ETHPRIME "eTSEC0"
  441. /*
  442. * Environment
  443. */
  444. #if 1
  445. #define CONFIG_ENV_IS_IN_FLASH 1
  446. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
  447. CONFIG_SYS_MONITOR_LEN)
  448. #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
  449. #define CONFIG_ENV_SIZE 0x2000
  450. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  451. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  452. #else
  453. #define CONFIG_ENV_IS_NOWHERE
  454. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  455. #endif
  456. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  457. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  458. /*
  459. * Command line configuration.
  460. */
  461. #define CONFIG_CMD_PCI
  462. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  463. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  464. /*
  465. * Miscellaneous configurable options
  466. */
  467. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  468. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  469. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  470. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  471. /* Print Buffer Size */
  472. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  473. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  474. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  475. /*
  476. * For booting Linux, the board info and command line data
  477. * have to be in the first 256 MB of memory, since this is
  478. * the maximum mapped by the Linux kernel during initialization.
  479. */
  480. #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
  481. /*
  482. * Core HID Setup
  483. */
  484. #define CONFIG_SYS_HID0_INIT 0x000000000
  485. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  486. HID0_ENABLE_INSTRUCTION_CACHE | \
  487. HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
  488. #define CONFIG_SYS_HID2 HID2_HBE
  489. /*
  490. * MMU Setup
  491. */
  492. /* DDR: cache cacheable */
  493. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
  494. BATL_MEMCOHERENCE)
  495. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \
  496. BATU_VS | BATU_VP)
  497. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  498. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  499. /* IMMRBAR, PCI IO and FPGA: cache-inhibit and guarded */
  500. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_RW | \
  501. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  502. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \
  503. BATU_VP)
  504. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  505. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  506. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  507. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
  508. BATL_MEMCOHERENCE)
  509. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \
  510. BATU_VS | BATU_VP)
  511. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
  512. BATL_CACHEINHIBIT | \
  513. BATL_GUARDEDSTORAGE)
  514. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  515. /* Stack in dcache: cacheable, no memory coherence */
  516. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
  517. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \
  518. BATU_VS | BATU_VP)
  519. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  520. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  521. /*
  522. * Environment Configuration
  523. */
  524. #define CONFIG_ENV_OVERWRITE
  525. #if defined(CONFIG_TSEC_ENET)
  526. #define CONFIG_HAS_ETH0
  527. #endif
  528. #define CONFIG_BAUDRATE 115200
  529. #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
  530. #define CONFIG_HOSTNAME hrcon
  531. #define CONFIG_ROOTPATH "/opt/nfsroot"
  532. #define CONFIG_BOOTFILE "uImage"
  533. #define CONFIG_PREBOOT /* enable preboot variable */
  534. #define CONFIG_EXTRA_ENV_SETTINGS \
  535. "netdev=eth0\0" \
  536. "consoledev=ttyS1\0" \
  537. "u-boot=u-boot.bin\0" \
  538. "kernel_addr=1000000\0" \
  539. "fdt_addr=C00000\0" \
  540. "fdtfile=hrcon.dtb\0" \
  541. "load=tftp ${loadaddr} ${u-boot}\0" \
  542. "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
  543. " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
  544. " +${filesize};cp.b ${fileaddr} " \
  545. __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
  546. "upd=run load update\0" \
  547. #define CONFIG_NFSBOOTCOMMAND \
  548. "setenv bootargs root=/dev/nfs rw " \
  549. "nfsroot=$serverip:$rootpath " \
  550. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  551. "console=$consoledev,$baudrate $othbootargs;" \
  552. "tftp ${kernel_addr} $bootfile;" \
  553. "tftp ${fdt_addr} $fdtfile;" \
  554. "bootm ${kernel_addr} - ${fdt_addr}"
  555. #define CONFIG_MMCBOOTCOMMAND \
  556. "setenv bootargs root=/dev/mmcblk0p3 rw rootwait " \
  557. "console=$consoledev,$baudrate $othbootargs;" \
  558. "ext2load mmc 0:2 ${kernel_addr} $bootfile;" \
  559. "ext2load mmc 0:2 ${fdt_addr} $fdtfile;" \
  560. "bootm ${kernel_addr} - ${fdt_addr}"
  561. #define CONFIG_BOOTCOMMAND CONFIG_MMCBOOTCOMMAND
  562. #endif /* __CONFIG_H */