gdppc440etx.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179
  1. /*
  2. * (C) Copyright 2008
  3. * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
  4. *
  5. * Based on include/configs/yosemite.h
  6. * (C) Copyright 2005-2007
  7. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. /*
  12. * gdppc440etx.h - configuration for G&D 440EP/GR ETX-Module
  13. */
  14. #ifndef __CONFIG_H
  15. #define __CONFIG_H
  16. /*
  17. * High Level Configuration Options
  18. */
  19. #define CONFIG_440GR 1 /* Specific PPC440GR support */
  20. #define CONFIG_HOSTNAME gdppc440etx
  21. #define CONFIG_440 1 /* ... PPC440 family */
  22. #define CONFIG_SYS_CLK_FREQ 66666666 /* external freq to pll */
  23. #define CONFIG_SYS_TEXT_BASE 0xFFF80000
  24. /*
  25. * Include common defines/options for all AMCC eval boards
  26. */
  27. #include "amcc-common.h"
  28. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f*/
  29. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  30. /*
  31. * Base addresses -- Note these are effective addresses where the
  32. * actual resources get mapped (not physical addresses)
  33. */
  34. #define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */
  35. #define CONFIG_SYS_PCI_MEMBASE 0xa0000000 /* mapped pci memory */
  36. #define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
  37. #define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
  38. #define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
  39. /*Don't change either of these*/
  40. #define CONFIG_SYS_PCI_BASE 0xe0000000 /* internal PCI regs */
  41. /*Don't change either of these*/
  42. #define CONFIG_SYS_USB_DEVICE 0x50000000
  43. #define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
  44. /*
  45. * Initial RAM & stack pointer (placed in SDRAM)
  46. */
  47. #define CONFIG_SYS_INIT_RAM_DCACHE 1 /* d-cache as init ram*/
  48. #define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* DCache */
  49. #define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
  50. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
  51. - GENERATED_GBL_DATA_SIZE)
  52. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  53. /*
  54. * Serial Port
  55. */
  56. #define CONFIG_CONS_INDEX 2 /* Use UART1 */
  57. #define CONFIG_SYS_NS16550_SERIAL
  58. #define CONFIG_SYS_NS16550_REG_SIZE 1
  59. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  60. #define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
  61. /*
  62. * Environment
  63. * Define here the location of the environment variables (FLASH or EEPROM).
  64. * Note: DENX encourages to use redundant environment in FLASH.
  65. */
  66. #define CONFIG_ENV_IS_IN_FLASH 1 /* FLASH for env. vars*/
  67. /*
  68. * FLASH related
  69. */
  70. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible*/
  71. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  72. #define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* AMD RESET for STM 29W320DB!*/
  73. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  74. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors/chip */
  75. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout/Flash Erase (in ms)*/
  76. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout/Flash Write (in ms)*/
  77. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1/* use buffered writes (20x faster)*/
  78. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  79. #ifdef CONFIG_ENV_IS_IN_FLASH
  80. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector*/
  81. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
  82. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Env. Sector */
  83. /* Address and size of Redundant Environment Sector */
  84. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  85. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  86. #endif /* CONFIG_ENV_IS_IN_FLASH */
  87. /*
  88. * DDR SDRAM
  89. */
  90. #undef CONFIG_SPD_EEPROM /* Don't use SPD EEPROM for setup*/
  91. #define CONFIG_SYS_KBYTES_SDRAM (128 * 1024) /* 128MB */
  92. #define CONFIG_SYS_SDRAM_BANKS (2)
  93. #define CONFIG_SDRAM_BANK0
  94. #define CONFIG_SDRAM_BANK1
  95. #define CONFIG_SYS_SDRAM0_TR0 0x410a4012
  96. #define CONFIG_SYS_SDRAM0_WDDCTR 0x40000000
  97. #define CONFIG_SYS_SDRAM0_RTR 0x04080000
  98. #define CONFIG_SYS_SDRAM0_CFG0 0x80000000
  99. #undef CONFIG_SDRAM_ECC
  100. /*
  101. * I2C
  102. */
  103. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
  104. /*
  105. * Default environment variables
  106. */
  107. #define CONFIG_EXTRA_ENV_SETTINGS \
  108. CONFIG_AMCC_DEF_ENV \
  109. CONFIG_AMCC_DEF_ENV_POWERPC \
  110. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  111. "kernel_addr=fc000000\0" \
  112. "ramdisk_addr=fc180000\0" \
  113. ""
  114. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  115. #define CONFIG_PHY_ADDR 1
  116. #define CONFIG_PHY1_ADDR 3
  117. #ifdef DEBUG
  118. #define CONFIG_PANIC_HANG
  119. #endif
  120. /*
  121. * Commands additional to the ones defined in amcc-common.h
  122. */
  123. #define CONFIG_CMD_PCI
  124. #undef CONFIG_CMD_EEPROM
  125. /*
  126. * PCI stuff
  127. */
  128. /* General PCI */
  129. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  130. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup*/
  131. #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to \
  132. CONFIG_SYS_PCI_MEMBASE*/
  133. /* Board-specific PCI */
  134. #define CONFIG_SYS_PCI_TARGET_INIT
  135. #define CONFIG_SYS_PCI_MASTER_INIT
  136. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  137. #define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* tbd */
  138. /*
  139. * External Bus Controller (EBC) Setup
  140. */
  141. #define CONFIG_SYS_FLASH CONFIG_SYS_FLASH_BASE
  142. /* Memory Bank 0 (NOR-FLASH) initialization */
  143. #define CONFIG_SYS_EBC_PB0AP 0x03017200
  144. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH | 0xda000)
  145. #endif /* __CONFIG_H */