ethernut5.h 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223
  1. /*
  2. * (C) Copyright 2011
  3. * egnite GmbH <info@egnite.de>
  4. *
  5. * Configuation settings for Ethernut 5 with AT91SAM9XE.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef __CONFIG_H
  10. #define __CONFIG_H
  11. #include <asm/hardware.h>
  12. /* The first stage boot loader expects u-boot running at this address. */
  13. #define CONFIG_SYS_TEXT_BASE 0x27000000 /* 16MB available */
  14. /* The first stage boot loader takes care of low level initialization. */
  15. #define CONFIG_SKIP_LOWLEVEL_INIT
  16. /* Set our official architecture number. */
  17. #define MACH_TYPE_ETHERNUT5 1971
  18. #define CONFIG_MACH_TYPE MACH_TYPE_ETHERNUT5
  19. /* CPU information */
  20. #define CONFIG_ARCH_CPU_INIT
  21. /* ARM asynchronous clock */
  22. #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
  23. #define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 /* 18.432 MHz crystal */
  24. /* 32kB internal SRAM */
  25. #define CONFIG_SRAM_BASE 0x00300000 /*AT91SAM9XE_SRAM_BASE */
  26. #define CONFIG_SRAM_SIZE (32 << 10)
  27. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SRAM_BASE + CONFIG_SRAM_SIZE - \
  28. GENERATED_GBL_DATA_SIZE)
  29. /* 128MB SDRAM in 1 bank */
  30. #define CONFIG_NR_DRAM_BANKS 1
  31. #define CONFIG_SYS_SDRAM_BASE 0x20000000
  32. #define CONFIG_SYS_SDRAM_SIZE (128 << 20)
  33. #define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_SDRAM_BASE
  34. #define CONFIG_LOADADDR CONFIG_SYS_LOAD_ADDR
  35. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (1 << 20))
  36. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
  37. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE \
  38. - CONFIG_SYS_MALLOC_LEN)
  39. /* 512kB on-chip NOR flash */
  40. # define CONFIG_SYS_MAX_FLASH_BANKS 1
  41. # define CONFIG_SYS_FLASH_BASE 0x00200000 /* AT91SAM9XE_FLASH_BASE */
  42. # define CONFIG_AT91_EFLASH
  43. # define CONFIG_SYS_MAX_FLASH_SECT 32
  44. # define CONFIG_SYS_FLASH_PROTECTION /* First stage loader in sector 0 */
  45. # define CONFIG_EFLASH_PROTSECTORS 1
  46. /* 512kB DataFlash at NPCS0 */
  47. #define CONFIG_SYS_MAX_DATAFLASH_BANKS 1
  48. #define CONFIG_HAS_DATAFLASH
  49. #define CONFIG_ATMEL_DATAFLASH_SPI
  50. #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000
  51. #define DATAFLASH_TCSS (0x1a << 16)
  52. #define DATAFLASH_TCHS (0x1 << 24)
  53. #define CONFIG_ENV_IS_IN_SPI_FLASH
  54. #define CONFIG_ENV_OFFSET 0x3DE000
  55. #define CONFIG_ENV_SECT_SIZE (132 << 10)
  56. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
  57. #define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 \
  58. + CONFIG_ENV_OFFSET)
  59. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 \
  60. + 0x042000)
  61. /* SPI */
  62. #define CONFIG_ATMEL_SPI
  63. #define AT91_SPI_CLK 15000000
  64. /* Serial port */
  65. #define CONFIG_ATMEL_USART
  66. #define CONFIG_USART3 /* USART 3 is DBGU */
  67. #define CONFIG_BAUDRATE 115200
  68. #define CONFIG_USART_BASE ATMEL_BASE_DBGU
  69. #define CONFIG_USART_ID ATMEL_ID_SYS
  70. /* Misc. hardware drivers */
  71. #define CONFIG_AT91_GPIO
  72. /* Command line configuration */
  73. #define CONFIG_CMD_JFFS2
  74. #define CONFIG_CMD_MTDPARTS
  75. #define CONFIG_CMD_NAND
  76. #ifndef MINIMAL_LOADER
  77. #define CONFIG_CMD_BSP
  78. #define CONFIG_CMD_DATE
  79. #define CONFIG_CMD_REISER
  80. #define CONFIG_CMD_SAVES
  81. #define CONFIG_CMD_UBIFS
  82. #define CONFIG_CMD_UNZIP
  83. #endif
  84. /* NAND flash */
  85. #ifdef CONFIG_CMD_NAND
  86. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  87. #define CONFIG_SYS_NAND_BASE 0x40000000
  88. #define CONFIG_SYS_NAND_DBW_8
  89. #define CONFIG_NAND_ATMEL
  90. /* our ALE is AD21 */
  91. #define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
  92. /* our CLE is AD22 */
  93. #define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
  94. #define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PC(14)
  95. #endif
  96. /* JFFS2 */
  97. #ifdef CONFIG_CMD_JFFS2
  98. #define CONFIG_JFFS2_CMDLINE
  99. #define CONFIG_JFFS2_NAND
  100. #endif
  101. /* Ethernet */
  102. #define CONFIG_NET_RETRY_COUNT 20
  103. #define CONFIG_MACB
  104. #define CONFIG_RMII
  105. #define CONFIG_PHY_ID 0
  106. #define CONFIG_MACB_SEARCH_PHY
  107. /* MMC */
  108. #ifdef CONFIG_CMD_MMC
  109. #define CONFIG_GENERIC_MMC
  110. #define CONFIG_GENERIC_ATMEL_MCI
  111. #define CONFIG_SYS_MMC_CD_PIN AT91_PIO_PORTC, 8
  112. #endif
  113. /* USB */
  114. #ifdef CONFIG_CMD_USB
  115. #define CONFIG_USB_ATMEL
  116. #define CONFIG_USB_ATMEL_CLK_SEL_PLLB
  117. #define CONFIG_USB_OHCI_NEW
  118. #define CONFIG_SYS_USB_OHCI_CPU_INIT
  119. #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000
  120. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "host"
  121. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
  122. #endif
  123. /* RTC */
  124. #if defined(CONFIG_CMD_DATE) || defined(CONFIG_CMD_SNTP)
  125. #define CONFIG_RTC_PCF8563
  126. #define CONFIG_SYS_I2C_RTC_ADDR 0x51
  127. #endif
  128. /* I2C */
  129. #define CONFIG_SYS_MAX_I2C_BUS 1
  130. #define CONFIG_SYS_I2C
  131. #define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
  132. #define CONFIG_SYS_I2C_SOFT_SPEED 100000
  133. #define CONFIG_SYS_I2C_SOFT_SLAVE 0
  134. #define I2C_SOFT_DECLARATIONS
  135. #define GPIO_I2C_SCL AT91_PIO_PORTA, 24
  136. #define GPIO_I2C_SDA AT91_PIO_PORTA, 23
  137. #define I2C_INIT { \
  138. at91_set_pio_periph(AT91_PIO_PORTA, 23, 0); \
  139. at91_set_pio_multi_drive(AT91_PIO_PORTA, 23, 1); \
  140. at91_set_pio_periph(AT91_PIO_PORTA, 24, 0); \
  141. at91_set_pio_output(AT91_PIO_PORTA, 24, 0); \
  142. at91_set_pio_multi_drive(AT91_PIO_PORTA, 24, 1); \
  143. }
  144. #define I2C_ACTIVE at91_set_pio_output(AT91_PIO_PORTA, 23, 0)
  145. #define I2C_TRISTATE at91_set_pio_input(AT91_PIO_PORTA, 23, 0)
  146. #define I2C_SCL(bit) at91_set_pio_value(AT91_PIO_PORTA, 24, bit)
  147. #define I2C_SDA(bit) at91_set_pio_value(AT91_PIO_PORTA, 23, bit)
  148. #define I2C_DELAY udelay(100)
  149. #define I2C_READ at91_get_pio_value(AT91_PIO_PORTA, 23)
  150. /* DHCP/BOOTP options */
  151. #ifdef CONFIG_CMD_DHCP
  152. #define CONFIG_BOOTP_BOOTFILESIZE
  153. #define CONFIG_BOOTP_BOOTPATH
  154. #define CONFIG_BOOTP_GATEWAY
  155. #define CONFIG_BOOTP_HOSTNAME
  156. #define CONFIG_SYS_AUTOLOAD "n"
  157. #endif
  158. /* File systems */
  159. #define CONFIG_MTD_DEVICE
  160. #define CONFIG_MTD_PARTITIONS
  161. #if defined(CONFIG_CMD_MTDPARTS) || defined(CONFIG_CMD_NAND)
  162. #define MTDIDS_DEFAULT "nand0=atmel_nand"
  163. #define MTDPARTS_DEFAULT "mtdparts=atmel_nand:-(root)"
  164. #endif
  165. #if defined(CONFIG_CMD_REISER) || defined(CONFIG_CMD_EXT2) || \
  166. defined(CONFIG_CMD_USB) || defined(CONFIG_MMC)
  167. #define CONFIG_DOS_PARTITION
  168. #endif
  169. #define CONFIG_LZO
  170. #define CONFIG_RBTREE
  171. /* Boot command */
  172. #define CONFIG_CMDLINE_TAG
  173. #define CONFIG_SETUP_MEMORY_TAGS
  174. #define CONFIG_INITRD_TAG
  175. #define CONFIG_BOOTCOMMAND "cp.b 0xC00C6000 ${loadaddr} 0x294000; bootm"
  176. #if defined(CONFIG_CMD_NAND)
  177. #define CONFIG_BOOTARGS "console=ttyS0,115200 " \
  178. "root=/dev/mtdblock0 " \
  179. MTDPARTS_DEFAULT \
  180. " rw rootfstype=jffs2"
  181. #endif
  182. /* Misc. u-boot settings */
  183. #define CONFIG_SYS_CBSIZE 256
  184. #define CONFIG_SYS_MAXARGS 16
  185. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + 16 \
  186. + sizeof(CONFIG_SYS_PROMPT))
  187. #define CONFIG_SYS_LONGHELP
  188. #define CONFIG_CMDLINE_EDITING
  189. #endif