espt.h 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /*
  2. * Configuation settings for the ESPT-GIGA board
  3. *
  4. * Copyright (C) 2008 Renesas Solutions Corp.
  5. * Copyright (C) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef __ESPT_H
  10. #define __ESPT_H
  11. #define CONFIG_CPU_SH7763 1
  12. #define CONFIG_ESPT 1
  13. #define __LITTLE_ENDIAN 1
  14. /*
  15. * Command line configuration.
  16. */
  17. #define CONFIG_CMD_SDRAM
  18. #define CONFIG_CMD_ENV
  19. #define CONFIG_BOOTARGS "console=ttySC0,115200 root=1f01"
  20. #define CONFIG_ENV_OVERWRITE 1
  21. #define CONFIG_DISPLAY_BOARDINFO
  22. #undef CONFIG_SHOW_BOOT_PROGRESS
  23. /* SCIF */
  24. #define CONFIG_SCIF_CONSOLE 1
  25. #define CONFIG_BAUDRATE 115200
  26. #define CONFIG_CONS_SCIF0 1
  27. #define CONFIG_SYS_TEXT_BASE 0x8FFC0000
  28. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  29. #define CONFIG_SYS_CBSIZE 256 /* Buffer size for input from the Console */
  30. #define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */
  31. #define CONFIG_SYS_MAXARGS 16 /* max args accepted for monitor commands */
  32. #define CONFIG_SYS_BARGSIZE 512 /* Buffer size for Boot Arguments
  33. passed to kernel */
  34. #define CONFIG_SYS_BAUDRATE_TABLE { 115200 } /* List of legal baudrate
  35. settings for this board */
  36. /* SDRAM */
  37. #define CONFIG_SYS_SDRAM_BASE (0x8C000000)
  38. #define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024)
  39. #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
  40. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
  41. /* Flash(NOR) S29JL064H */
  42. #define CONFIG_SYS_FLASH_BASE (0xA0000000)
  43. #define CONFIG_SYS_FLASH_CFI_WIDTH (FLASH_CFI_16BIT)
  44. #define CONFIG_SYS_MAX_FLASH_BANKS (1)
  45. #define CONFIG_SYS_MAX_FLASH_SECT (150)
  46. /* U-Boot setting */
  47. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024)
  48. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
  49. #define CONFIG_SYS_MONITOR_LEN (128 * 1024)
  50. /* Size of DRAM reserved for malloc() use */
  51. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
  52. #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
  53. #define CONFIG_SYS_FLASH_CFI
  54. #define CONFIG_FLASH_CFI_DRIVER
  55. #undef CONFIG_SYS_FLASH_QUIET_TEST
  56. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  57. /* Timeout for Flash erase operations (in ms) */
  58. #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
  59. /* Timeout for Flash write operations (in ms) */
  60. #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
  61. /* Timeout for Flash set sector lock bit operations (in ms) */
  62. #define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
  63. /* Timeout for Flash clear lock bit operations (in ms) */
  64. #define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
  65. /* Use hardware flash sectors protection instead of U-Boot software protection */
  66. #undef CONFIG_SYS_FLASH_PROTECTION
  67. #undef CONFIG_SYS_DIRECT_FLASH_TFTP
  68. #define CONFIG_ENV_IS_IN_FLASH
  69. #define CONFIG_ENV_SECT_SIZE (128 * 1024)
  70. #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
  71. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + (1 * CONFIG_ENV_SECT_SIZE))
  72. /* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
  73. #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
  74. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
  75. #define CONFIG_ENV_ADDR_REDUND (CONFIG_SYS_FLASH_BASE + (2 * CONFIG_ENV_SECT_SIZE))
  76. /* Clock */
  77. #define CONFIG_SYS_CLK_FREQ 66666666
  78. #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
  79. #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
  80. #define CONFIG_SYS_TMU_CLK_DIV 4
  81. /* Ether */
  82. #define CONFIG_SH_ETHER 1
  83. #define CONFIG_SH_ETHER_USE_PORT (1)
  84. #define CONFIG_SH_ETHER_PHY_ADDR (0x00)
  85. #define CONFIG_PHYLIB
  86. #define CONFIG_BITBANGMII
  87. #define CONFIG_BITBANGMII_MULTI
  88. #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII
  89. #endif /* __SH7763RDP_H */