dlvision.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208
  1. /*
  2. * (C) Copyright 2009
  3. * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef __CONFIG_H
  8. #define __CONFIG_H
  9. #define CONFIG_405EP 1 /* this is a PPC405 CPU */
  10. #define CONFIG_DLVISION 1 /* on a Neo board */
  11. #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
  12. /*
  13. * Include common defines/options for all AMCC eval boards
  14. */
  15. #define CONFIG_HOSTNAME dlvision
  16. #include "amcc-common.h"
  17. #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f */
  18. #define CONFIG_MISC_INIT_R /* call misc_init_r */
  19. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  20. /*
  21. * Configure PLL
  22. */
  23. #define PLLMR0_DEFAULT PLLMR0_266_133_66_33
  24. #define PLLMR1_DEFAULT PLLMR1_266_133_66_33
  25. /* new uImage format support */
  26. #define CONFIG_FIT_DISABLE_SHA256
  27. #define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
  28. /*
  29. * Default environment variables
  30. */
  31. #define CONFIG_EXTRA_ENV_SETTINGS \
  32. CONFIG_AMCC_DEF_ENV \
  33. CONFIG_AMCC_DEF_ENV_POWERPC \
  34. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  35. "kernel_addr=fc000000\0" \
  36. "fdt_addr=fc1e0000\0" \
  37. "ramdisk_addr=fc200000\0" \
  38. ""
  39. #define CONFIG_PHY_ADDR 4 /* PHY address */
  40. #define CONFIG_HAS_ETH0
  41. #define CONFIG_HAS_ETH1
  42. #define CONFIG_PHY1_ADDR 0xc /* EMAC1 PHY address */
  43. #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
  44. /*
  45. * Commands additional to the ones defined in amcc-common.h
  46. */
  47. #define CONFIG_CMD_DTT
  48. #undef CONFIG_CMD_DIAG
  49. #undef CONFIG_CMD_EEPROM
  50. #undef CONFIG_CMD_IRQ
  51. /*
  52. * SDRAM configuration (please see cpu/ppc/sdram.[ch])
  53. */
  54. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  55. /* SDRAM timings used in datasheet */
  56. #define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
  57. #define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
  58. #define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE period */
  59. #define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
  60. #define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
  61. /*
  62. * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
  63. * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
  64. * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD.
  65. * The Linux BASE_BAUD define should match this configuration.
  66. * baseBaud = cpuClock/(uartDivisor*16)
  67. * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
  68. * set Linux BASE_BAUD to 403200.
  69. */
  70. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  71. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
  72. #undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
  73. #define CONFIG_SYS_BASE_BAUD 691200
  74. /*
  75. * I2C stuff
  76. */
  77. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
  78. /*
  79. * FLASH organization
  80. */
  81. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  82. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  83. #define CONFIG_SYS_FLASH_BASE 0xFC000000
  84. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  85. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  86. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
  87. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
  88. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
  89. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buff'd writes */
  90. #define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
  91. #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* no warn upon unknown flash */
  92. #ifdef CONFIG_ENV_IS_IN_FLASH
  93. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  94. #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
  95. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  96. /* Address and size of Redundant Environment Sector */
  97. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  98. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  99. #endif
  100. /*
  101. * PPC405 GPIO Configuration
  102. */
  103. #define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 */ \
  104. { \
  105. /* GPIO Core 0 */ \
  106. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
  107. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
  108. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
  109. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
  110. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
  111. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
  112. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
  113. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO7 TS5 */ \
  114. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
  115. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
  116. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
  117. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
  118. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
  119. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
  120. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
  121. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
  122. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
  123. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
  124. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
  125. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
  126. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
  127. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
  128. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
  129. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
  130. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
  131. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
  132. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
  133. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
  134. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
  135. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
  136. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
  137. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
  138. } \
  139. }
  140. /*
  141. * Definitions for initial stack pointer and data area (in data cache)
  142. */
  143. /* use on chip memory (OCM) for temperary stack until sdram is tested */
  144. #define CONFIG_SYS_TEMP_STACK_OCM 1
  145. /* On Chip Memory location */
  146. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  147. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  148. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* in SDRAM */
  149. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area */
  150. #define CONFIG_SYS_GBL_DATA_OFFSET \
  151. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  152. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  153. /*
  154. * External Bus Controller (EBC) Setup
  155. */
  156. /* Memory Bank 0 (NOR-FLASH) initialization */
  157. #define CONFIG_SYS_EBC_PB0AP 0x92015480
  158. /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit */
  159. #define CONFIG_SYS_EBC_PB0CR 0xFC0DA000
  160. /* Memory Bank 1 (NVRAM) initializatio */
  161. #define CONFIG_SYS_EBC_PB1AP 0x92015480
  162. /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
  163. #define CONFIG_SYS_EBC_PB1CR 0xFB858000
  164. /* Memory Bank 2 (UART) initialization */
  165. #define CONFIG_UART_BASE 0x7f100000
  166. #define CONFIG_SYS_EBC_PB2AP 0x92015480
  167. /* BAS=0x7f1,BS=1MB,BU=R/W,BW=8bit */
  168. #define CONFIG_SYS_EBC_PB2CR 0x7f118000
  169. /* Memory Bank 3 (Latches) initialization */
  170. #define CONFIG_SYS_LATCH_BASE 0x7f200000
  171. #define CONFIG_SYS_EBC_PB3AP 0x92015480
  172. /* BAS=0x7f2,BS=1MB,BU=R/W,BW=16bit */
  173. #define CONFIG_SYS_EBC_PB3CR 0x7f21a000
  174. #endif /* __CONFIG_H */