dlvision-10g.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332
  1. /*
  2. * (C) Copyright 2010
  3. * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef __CONFIG_H
  8. #define __CONFIG_H
  9. #define CONFIG_405EP 1 /* this is a PPC405 CPU */
  10. #define CONFIG_DLVISION_10G 1 /* on a DLVision-10G board */
  11. #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
  12. /*
  13. * Include common defines/options for all AMCC eval boards
  14. */
  15. #define CONFIG_HOSTNAME dlvsion-10g
  16. #include "amcc-common.h"
  17. #define CONFIG_BOARD_EARLY_INIT_F
  18. #define CONFIG_BOARD_EARLY_INIT_R
  19. #define CONFIG_MISC_INIT_R
  20. #define CONFIG_LAST_STAGE_INIT
  21. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  22. /*
  23. * Configure PLL
  24. */
  25. #define PLLMR0_DEFAULT PLLMR0_266_133_66
  26. #define PLLMR1_DEFAULT PLLMR1_266_133_66
  27. /* new uImage format support */
  28. #define CONFIG_FIT_DISABLE_SHA256
  29. #define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
  30. /*
  31. * Default environment variables
  32. */
  33. #define CONFIG_EXTRA_ENV_SETTINGS \
  34. CONFIG_AMCC_DEF_ENV \
  35. CONFIG_AMCC_DEF_ENV_POWERPC \
  36. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  37. "kernel_addr=fc000000\0" \
  38. "fdt_addr=fc1e0000\0" \
  39. "ramdisk_addr=fc200000\0" \
  40. ""
  41. #define CONFIG_PHY_ADDR 4 /* PHY address */
  42. #define CONFIG_HAS_ETH0
  43. #define CONFIG_HAS_ETH1
  44. #define CONFIG_PHY1_ADDR 0xc /* EMAC1 PHY address */
  45. #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
  46. /*
  47. * Commands additional to the ones defined in amcc-common.h
  48. */
  49. #define CONFIG_CMD_DTT
  50. #undef CONFIG_CMD_DIAG
  51. #undef CONFIG_CMD_EEPROM
  52. #undef CONFIG_CMD_IRQ
  53. /*
  54. * SDRAM configuration (please see cpu/ppc/sdram.[ch])
  55. */
  56. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  57. /* SDRAM timings used in datasheet */
  58. #define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
  59. #define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
  60. #define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE period */
  61. #define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
  62. #define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
  63. /*
  64. * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
  65. * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
  66. * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD.
  67. * The Linux BASE_BAUD define should match this configuration.
  68. * baseBaud = cpuClock/(uartDivisor*16)
  69. * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
  70. * set Linux BASE_BAUD to 403200.
  71. */
  72. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  73. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
  74. #undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
  75. #define CONFIG_SYS_BASE_BAUD 691200
  76. /*
  77. * I2C stuff
  78. */
  79. #define CONFIG_SYS_I2C_PPC4XX
  80. #define CONFIG_SYS_I2C_PPC4XX_CH0
  81. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
  82. #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
  83. #define CONFIG_SYS_I2C_IHS
  84. #define CONFIG_SYS_I2C_IHS_DUAL
  85. #define CONFIG_SYS_I2C_IHS_CH0
  86. #define CONFIG_SYS_I2C_IHS_SPEED_0 50000
  87. #define CONFIG_SYS_I2C_IHS_SLAVE_0 0x7F
  88. #define CONFIG_SYS_I2C_IHS_SPEED_0_1 50000
  89. #define CONFIG_SYS_I2C_IHS_SLAVE_0_1 0x7F
  90. #define CONFIG_SYS_I2C_IHS_CH1
  91. #define CONFIG_SYS_I2C_IHS_SPEED_1 50000
  92. #define CONFIG_SYS_I2C_IHS_SLAVE_1 0x7F
  93. #define CONFIG_SYS_I2C_IHS_SPEED_1_1 50000
  94. #define CONFIG_SYS_I2C_IHS_SLAVE_1_1 0x7F
  95. #define CONFIG_SYS_SPD_BUS_NUM 4
  96. /* Temp sensor/hwmon/dtt */
  97. #define CONFIG_SYS_DTT_BUS_NUM 4
  98. #define CONFIG_DTT_LM63 1 /* National LM63 */
  99. #define CONFIG_DTT_SENSORS { 0x4c, 0x4e, 0x18 } /* Sensor addresses */
  100. #define CONFIG_DTT_PWM_LOOKUPTABLE \
  101. { { 46, 10 }, { 48, 14 }, { 50, 19 }, { 52, 23 },\
  102. { 54, 27 }, { 56, 31 }, { 58, 36 }, { 60, 40 } }
  103. #define CONFIG_DTT_TACH_LIMIT 0xa10
  104. #define CONFIG_SYS_ICS8N3QV01_I2C {1, 3}
  105. #define CONFIG_SYS_SIL1178_I2C {0, 2}
  106. #define CONFIG_SYS_DP501_I2C {0, 2}
  107. /* EBC peripherals */
  108. #define CONFIG_SYS_FLASH_BASE 0xFC000000
  109. #define CONFIG_SYS_FPGA0_BASE 0x7f100000
  110. #define CONFIG_SYS_FPGA1_BASE 0x7f200000
  111. #define CONFIG_SYS_LATCH_BASE 0x7f300000
  112. #define CONFIG_SYS_FPGA_BASE(k) \
  113. (k ? CONFIG_SYS_FPGA1_BASE : CONFIG_SYS_FPGA0_BASE)
  114. #define CONFIG_SYS_FPGA_DONE(k) \
  115. (k ? 0x2000 : 0x1000)
  116. #define CONFIG_SYS_FPGA_COUNT 2
  117. #define CONFIG_SYS_FPGA_PTR { \
  118. (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, \
  119. (struct ihs_fpga *)CONFIG_SYS_FPGA1_BASE }
  120. #define CONFIG_SYS_FPGA_COMMON
  121. #define CONFIG_SYS_LATCH0_RESET 0xffff
  122. #define CONFIG_SYS_LATCH0_BOOT 0xffff
  123. #define CONFIG_SYS_LATCH1_RESET 0xffbf
  124. #define CONFIG_SYS_LATCH1_BOOT 0xffff
  125. #define CONFIG_SYS_FPGA_NO_RFL_HI
  126. /*
  127. * FLASH organization
  128. */
  129. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  130. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  131. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  132. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  133. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
  134. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
  135. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
  136. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buff'd writes */
  137. #define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
  138. #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* no warn upon unknown flash */
  139. #ifdef CONFIG_ENV_IS_IN_FLASH
  140. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  141. #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
  142. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  143. /* Address and size of Redundant Environment Sector */
  144. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  145. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  146. #endif
  147. /*
  148. * PPC405 GPIO Configuration
  149. */
  150. #define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 */ \
  151. { \
  152. /* GPIO Core 0 */ \
  153. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
  154. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
  155. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
  156. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
  157. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
  158. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
  159. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
  160. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO7 TS5 */ \
  161. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
  162. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
  163. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
  164. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
  165. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
  166. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
  167. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
  168. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
  169. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
  170. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
  171. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
  172. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
  173. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
  174. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
  175. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
  176. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
  177. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
  178. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
  179. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
  180. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
  181. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
  182. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
  183. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
  184. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
  185. } \
  186. }
  187. /*
  188. * Definitions for initial stack pointer and data area (in data cache)
  189. */
  190. /* use on chip memory (OCM) for temperary stack until sdram is tested */
  191. #define CONFIG_SYS_TEMP_STACK_OCM 1
  192. /* On Chip Memory location */
  193. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  194. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  195. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* in SDRAM */
  196. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE
  197. #define CONFIG_SYS_GBL_DATA_OFFSET \
  198. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  199. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  200. /*
  201. * External Bus Controller (EBC) Setup
  202. */
  203. /* Memory Bank 0 (NOR-flash) */
  204. #define CONFIG_SYS_EBC_PB0AP (EBC_BXAP_BME_ENABLED | \
  205. EBC_BXAP_FWT_ENCODE(8) | \
  206. EBC_BXAP_BWT_ENCODE(7) | \
  207. EBC_BXAP_BCE_DISABLE | \
  208. EBC_BXAP_BCT_2TRANS | \
  209. EBC_BXAP_CSN_ENCODE(0) | \
  210. EBC_BXAP_OEN_ENCODE(2) | \
  211. EBC_BXAP_WBN_ENCODE(2) | \
  212. EBC_BXAP_WBF_ENCODE(2) | \
  213. EBC_BXAP_TH_ENCODE(4) | \
  214. EBC_BXAP_RE_DISABLED | \
  215. EBC_BXAP_SOR_NONDELAYED | \
  216. EBC_BXAP_BEM_WRITEONLY | \
  217. EBC_BXAP_PEN_DISABLED)
  218. #define CONFIG_SYS_EBC_PB0CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FLASH_BASE) | \
  219. EBC_BXCR_BS_64MB | \
  220. EBC_BXCR_BU_RW | \
  221. EBC_BXCR_BW_16BIT)
  222. /* Memory Bank 1 (FPGA0) */
  223. #define CONFIG_SYS_EBC_PB1AP (EBC_BXAP_BME_DISABLED | \
  224. EBC_BXAP_TWT_ENCODE(5) | \
  225. EBC_BXAP_BCE_DISABLE | \
  226. EBC_BXAP_BCT_2TRANS | \
  227. EBC_BXAP_CSN_ENCODE(0) | \
  228. EBC_BXAP_OEN_ENCODE(2) | \
  229. EBC_BXAP_WBN_ENCODE(1) | \
  230. EBC_BXAP_WBF_ENCODE(1) | \
  231. EBC_BXAP_TH_ENCODE(0) | \
  232. EBC_BXAP_RE_DISABLED | \
  233. EBC_BXAP_SOR_NONDELAYED | \
  234. EBC_BXAP_BEM_WRITEONLY | \
  235. EBC_BXAP_PEN_DISABLED)
  236. #define CONFIG_SYS_EBC_PB1CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FPGA0_BASE) | \
  237. EBC_BXCR_BS_1MB | \
  238. EBC_BXCR_BU_RW | \
  239. EBC_BXCR_BW_16BIT)
  240. /* Memory Bank 2 (FPGA1) */
  241. #define CONFIG_SYS_EBC_PB2AP (EBC_BXAP_BME_DISABLED | \
  242. EBC_BXAP_TWT_ENCODE(6) | \
  243. EBC_BXAP_BCE_DISABLE | \
  244. EBC_BXAP_BCT_2TRANS | \
  245. EBC_BXAP_CSN_ENCODE(0) | \
  246. EBC_BXAP_OEN_ENCODE(2) | \
  247. EBC_BXAP_WBN_ENCODE(1) | \
  248. EBC_BXAP_WBF_ENCODE(1) | \
  249. EBC_BXAP_TH_ENCODE(0) | \
  250. EBC_BXAP_RE_DISABLED | \
  251. EBC_BXAP_SOR_NONDELAYED | \
  252. EBC_BXAP_BEM_WRITEONLY | \
  253. EBC_BXAP_PEN_DISABLED)
  254. #define CONFIG_SYS_EBC_PB2CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FPGA1_BASE) | \
  255. EBC_BXCR_BS_1MB | \
  256. EBC_BXCR_BU_RW | \
  257. EBC_BXCR_BW_16BIT)
  258. /* Memory Bank 3 (Latches) */
  259. #define CONFIG_SYS_EBC_PB3AP (EBC_BXAP_BME_ENABLED | \
  260. EBC_BXAP_FWT_ENCODE(8) | \
  261. EBC_BXAP_BWT_ENCODE(4) | \
  262. EBC_BXAP_BCE_DISABLE | \
  263. EBC_BXAP_BCT_2TRANS | \
  264. EBC_BXAP_CSN_ENCODE(0) | \
  265. EBC_BXAP_OEN_ENCODE(1) | \
  266. EBC_BXAP_WBN_ENCODE(1) | \
  267. EBC_BXAP_WBF_ENCODE(1) | \
  268. EBC_BXAP_TH_ENCODE(2) | \
  269. EBC_BXAP_RE_DISABLED | \
  270. EBC_BXAP_SOR_NONDELAYED | \
  271. EBC_BXAP_BEM_WRITEONLY | \
  272. EBC_BXAP_PEN_DISABLED)
  273. #define CONFIG_SYS_EBC_PB3CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_LATCH_BASE) | \
  274. EBC_BXCR_BS_1MB | \
  275. EBC_BXCR_BU_RW | \
  276. EBC_BXCR_BW_16BIT)
  277. /*
  278. * OSD Setup
  279. */
  280. #define CONFIG_SYS_MPC92469AC
  281. #define CONFIG_SYS_OSD_SCREENS CONFIG_SYS_FPGA_COUNT
  282. #define CONFIG_SYS_DP501_DIFFERENTIAL
  283. #define CONFIG_SYS_DP501_VCAPCTRL0 0x01 /* DDR mode 0, DE for H/VSYNC */
  284. #endif /* __CONFIG_H */