da850evm.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358
  1. /*
  2. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  3. *
  4. * Based on davinci_dvevm.h. Original Copyrights follow:
  5. *
  6. * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * Board
  14. */
  15. #define CONFIG_DRIVER_TI_EMAC
  16. /* check if direct NOR boot config is used */
  17. #ifndef CONFIG_DIRECT_NOR_BOOT
  18. #define CONFIG_USE_SPIFLASH
  19. #endif
  20. /*
  21. * SoC Configuration
  22. */
  23. #define CONFIG_MACH_DAVINCI_DA850_EVM
  24. #define CONFIG_SOC_DA8XX /* TI DA8xx SoC */
  25. #define CONFIG_SOC_DA850 /* TI DA850 SoC */
  26. #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
  27. #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
  28. #define CONFIG_SYS_OSCIN_FREQ 24000000
  29. #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
  30. #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
  31. #ifdef CONFIG_DIRECT_NOR_BOOT
  32. #define CONFIG_ARCH_CPU_INIT
  33. #define CONFIG_DA8XX_GPIO
  34. #define CONFIG_SYS_TEXT_BASE 0x60000000
  35. #define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11)
  36. #define CONFIG_DA850_LOWLEVEL
  37. #else
  38. #define CONFIG_SYS_TEXT_BASE 0xc1080000
  39. #endif
  40. /*
  41. * Memory Info
  42. */
  43. #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
  44. #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
  45. #define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */
  46. #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
  47. /* memtest start addr */
  48. #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
  49. /* memtest will be run on 16MB */
  50. #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
  51. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  52. #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
  53. DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
  54. DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
  55. DAVINCI_SYSCFG_SUSPSRC_UART2 | \
  56. DAVINCI_SYSCFG_SUSPSRC_EMAC | \
  57. DAVINCI_SYSCFG_SUSPSRC_I2C)
  58. /*
  59. * PLL configuration
  60. */
  61. #define CONFIG_SYS_DV_CLKMODE 0
  62. #define CONFIG_SYS_DA850_PLL0_POSTDIV 1
  63. #define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000
  64. #define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001
  65. #define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002
  66. #define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003
  67. #define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002
  68. #define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1
  69. #define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005
  70. #define CONFIG_SYS_DA850_PLL1_POSTDIV 1
  71. #define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000
  72. #define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001
  73. #define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002
  74. #define CONFIG_SYS_DA850_PLL0_PLLM 24
  75. #define CONFIG_SYS_DA850_PLL1_PLLM 21
  76. /*
  77. * DDR2 memory configuration
  78. */
  79. #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
  80. DV_DDR_PHY_EXT_STRBEN | \
  81. (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
  82. #define CONFIG_SYS_DA850_DDR2_SDBCR ( \
  83. (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
  84. (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
  85. (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
  86. (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
  87. (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
  88. (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \
  89. (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
  90. /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
  91. #define CONFIG_SYS_DA850_DDR2_SDBCR2 0
  92. #define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
  93. (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \
  94. (2 << DV_DDR_SDTMR1_RP_SHIFT) | \
  95. (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \
  96. (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
  97. (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
  98. (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
  99. (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
  100. (0 << DV_DDR_SDTMR1_WTR_SHIFT))
  101. #define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
  102. (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
  103. (0 << DV_DDR_SDTMR2_XP_SHIFT) | \
  104. (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
  105. (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
  106. (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
  107. (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
  108. (0 << DV_DDR_SDTMR2_CKE_SHIFT))
  109. #define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494
  110. #define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
  111. /*
  112. * Serial Driver info
  113. */
  114. #define CONFIG_SYS_NS16550_SERIAL
  115. #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
  116. #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
  117. #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
  118. #define CONFIG_CONS_INDEX 1 /* use UART0 for console */
  119. #define CONFIG_BAUDRATE 115200 /* Default baud rate */
  120. #define CONFIG_SPI
  121. #define CONFIG_DAVINCI_SPI
  122. #define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
  123. #define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
  124. #define CONFIG_SF_DEFAULT_SPEED 30000000
  125. #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
  126. #ifdef CONFIG_USE_SPIFLASH
  127. #define CONFIG_SPL_SPI_LOAD
  128. #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
  129. #define CONFIG_SYS_SPI_U_BOOT_SIZE 0x40000
  130. #endif
  131. /*
  132. * I2C Configuration
  133. */
  134. #define CONFIG_SYS_I2C
  135. #define CONFIG_SYS_I2C_DAVINCI
  136. #define CONFIG_SYS_DAVINCI_I2C_SPEED 25000
  137. #define CONFIG_SYS_DAVINCI_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
  138. #define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
  139. /*
  140. * Flash & Environment
  141. */
  142. #ifdef CONFIG_USE_NAND
  143. #undef CONFIG_ENV_IS_IN_FLASH
  144. #define CONFIG_NAND_DAVINCI
  145. #define CONFIG_SYS_NO_FLASH
  146. #define CONFIG_ENV_IS_IN_NAND /* U-Boot env in NAND Flash */
  147. #define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
  148. #define CONFIG_ENV_SIZE (128 << 10)
  149. #define CONFIG_SYS_NAND_USE_FLASH_BBT
  150. #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
  151. #define CONFIG_SYS_NAND_PAGE_2K
  152. #define CONFIG_SYS_NAND_CS 3
  153. #define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
  154. #define CONFIG_SYS_NAND_MASK_CLE 0x10
  155. #define CONFIG_SYS_NAND_MASK_ALE 0x8
  156. #undef CONFIG_SYS_NAND_HW_ECC
  157. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  158. #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
  159. #define CONFIG_SYS_NAND_5_ADDR_CYCLE
  160. #define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
  161. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
  162. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x28000
  163. #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000
  164. #define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
  165. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
  166. #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
  167. CONFIG_SYS_NAND_U_BOOT_SIZE - \
  168. CONFIG_SYS_MALLOC_LEN - \
  169. GENERATED_GBL_DATA_SIZE)
  170. #define CONFIG_SYS_NAND_ECCPOS { \
  171. 24, 25, 26, 27, 28, \
  172. 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
  173. 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
  174. 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
  175. 59, 60, 61, 62, 63 }
  176. #define CONFIG_SYS_NAND_PAGE_COUNT 64
  177. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
  178. #define CONFIG_SYS_NAND_ECCSIZE 512
  179. #define CONFIG_SYS_NAND_ECCBYTES 10
  180. #define CONFIG_SYS_NAND_OOBSIZE 64
  181. #define CONFIG_SPL_NAND_BASE
  182. #define CONFIG_SPL_NAND_DRIVERS
  183. #define CONFIG_SPL_NAND_ECC
  184. #define CONFIG_SPL_NAND_SIMPLE
  185. #define CONFIG_SPL_NAND_LOAD
  186. #endif
  187. /*
  188. * Network & Ethernet Configuration
  189. */
  190. #ifdef CONFIG_DRIVER_TI_EMAC
  191. #define CONFIG_MII
  192. #define CONFIG_BOOTP_DNS
  193. #define CONFIG_BOOTP_DNS2
  194. #define CONFIG_BOOTP_SEND_HOSTNAME
  195. #define CONFIG_NET_RETRY_COUNT 10
  196. #endif
  197. #ifdef CONFIG_USE_NOR
  198. #define CONFIG_ENV_IS_IN_FLASH
  199. #define CONFIG_FLASH_CFI_DRIVER
  200. #define CONFIG_SYS_FLASH_CFI
  201. #define CONFIG_SYS_FLASH_PROTECTION
  202. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
  203. #define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
  204. #define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3)
  205. #define CONFIG_ENV_SIZE (10 << 10) /* 10KB */
  206. #define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
  207. #define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
  208. #define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
  209. + 3)
  210. #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
  211. #endif
  212. #ifdef CONFIG_USE_SPIFLASH
  213. #undef CONFIG_ENV_IS_IN_FLASH
  214. #undef CONFIG_ENV_IS_IN_NAND
  215. #define CONFIG_ENV_IS_IN_SPI_FLASH
  216. #define CONFIG_ENV_SIZE (64 << 10)
  217. #define CONFIG_ENV_OFFSET (512 << 10)
  218. #define CONFIG_ENV_SECT_SIZE (64 << 10)
  219. #define CONFIG_SYS_NO_FLASH
  220. #endif
  221. /*
  222. * U-Boot general configuration
  223. */
  224. #define CONFIG_MISC_INIT_R
  225. #define CONFIG_BOARD_EARLY_INIT_F
  226. #define CONFIG_BOOTFILE "uImage" /* Boot file name */
  227. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  228. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  229. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  230. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
  231. #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
  232. #define CONFIG_AUTO_COMPLETE
  233. #define CONFIG_CMDLINE_EDITING
  234. #define CONFIG_SYS_LONGHELP
  235. #define CONFIG_CRC32_VERIFY
  236. #define CONFIG_MX_CYCLIC
  237. /*
  238. * Linux Information
  239. */
  240. #define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
  241. #define CONFIG_HWCONFIG /* enable hwconfig */
  242. #define CONFIG_CMDLINE_TAG
  243. #define CONFIG_REVISION_TAG
  244. #define CONFIG_SETUP_MEMORY_TAGS
  245. #define CONFIG_BOOTARGS \
  246. "mem=32M console=ttyS2,115200n8 root=/dev/mtdblock2 rw noinitrd ip=dhcp"
  247. #define CONFIG_EXTRA_ENV_SETTINGS "hwconfig=dsp:wake=yes"
  248. /*
  249. * U-Boot commands
  250. */
  251. #define CONFIG_CMD_ENV
  252. #define CONFIG_CMD_DIAG
  253. #define CONFIG_CMD_SAVES
  254. #ifdef CONFIG_CMD_BDI
  255. #define CONFIG_CLOCKS
  256. #endif
  257. #ifndef CONFIG_DRIVER_TI_EMAC
  258. #endif
  259. #ifdef CONFIG_USE_NAND
  260. #define CONFIG_CMD_NAND
  261. #define CONFIG_CMD_MTDPARTS
  262. #define CONFIG_MTD_DEVICE
  263. #define CONFIG_MTD_PARTITIONS
  264. #define CONFIG_LZO
  265. #define CONFIG_RBTREE
  266. #define CONFIG_CMD_UBIFS
  267. #endif
  268. #ifdef CONFIG_USE_SPIFLASH
  269. #endif
  270. #if !defined(CONFIG_USE_NAND) && \
  271. !defined(CONFIG_USE_NOR) && \
  272. !defined(CONFIG_USE_SPIFLASH)
  273. #define CONFIG_ENV_IS_NOWHERE
  274. #define CONFIG_SYS_NO_FLASH
  275. #define CONFIG_ENV_SIZE (16 << 10)
  276. #undef CONFIG_CMD_ENV
  277. #endif
  278. /* SD/MMC configuration */
  279. #ifndef CONFIG_USE_NOR
  280. #define CONFIG_DAVINCI_MMC_SD1
  281. #define CONFIG_GENERIC_MMC
  282. #define CONFIG_DAVINCI_MMC
  283. #endif
  284. /*
  285. * Enable MMC commands only when
  286. * MMC support is present
  287. */
  288. #ifdef CONFIG_MMC
  289. #define CONFIG_DOS_PARTITION
  290. #endif
  291. #ifndef CONFIG_DIRECT_NOR_BOOT
  292. /* defines for SPL */
  293. #define CONFIG_SPL_FRAMEWORK
  294. #define CONFIG_SPL_BOARD_INIT
  295. #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
  296. CONFIG_SYS_MALLOC_LEN)
  297. #define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
  298. #define CONFIG_SPL_SPI_LOAD
  299. #define CONFIG_SPL_LDSCRIPT "board/$(BOARDDIR)/u-boot-spl-da850evm.lds"
  300. #define CONFIG_SPL_STACK 0x8001ff00
  301. #define CONFIG_SPL_TEXT_BASE 0x80000000
  302. #define CONFIG_SPL_MAX_FOOTPRINT 32768
  303. #define CONFIG_SPL_PAD_TO 32768
  304. #endif
  305. /* Load U-Boot Image From MMC */
  306. #ifdef CONFIG_SPL_MMC_LOAD
  307. #undef CONFIG_SPL_SPI_LOAD
  308. #endif
  309. /* additions for new relocation code, must added to all boards */
  310. #define CONFIG_SYS_SDRAM_BASE 0xc0000000
  311. #ifdef CONFIG_DIRECT_NOR_BOOT
  312. #define CONFIG_SYS_INIT_SP_ADDR 0x8001ff00
  313. #else
  314. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
  315. GENERATED_GBL_DATA_SIZE)
  316. #endif /* CONFIG_DIRECT_NOR_BOOT */
  317. #endif /* __CONFIG_H */