colibri_pxa270.h 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. /*
  2. * Toradex Colibri PXA270 configuration file
  3. *
  4. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  5. * Copyright (C) 2015-2016 Marcel Ziswiler <marcel@ziswiler.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef __CONFIG_H
  10. #define __CONFIG_H
  11. /*
  12. * High Level Board Configuration Options
  13. */
  14. #define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */
  15. #define CONFIG_SYS_TEXT_BASE 0x0
  16. /* Avoid overwriting factory configuration block */
  17. #define CONFIG_BOARD_SIZE_LIMIT 0x40000
  18. /* We will never enable dcache because we have to setup MMU first */
  19. #define CONFIG_SYS_DCACHE_OFF
  20. #define CONFIG_DISPLAY_BOARDINFO_LATE /* Calls show_board_info() */
  21. /*
  22. * Environment settings
  23. */
  24. #define CONFIG_ENV_OVERWRITE
  25. #define CONFIG_ENV_VARS_UBOOT_CONFIG
  26. #define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
  27. #define CONFIG_SYS_MALLOC_LEN (128 * 1024)
  28. #define CONFIG_ARCH_CPU_INIT
  29. #define CONFIG_BOOTCOMMAND \
  30. "if fatload mmc 0 0xa0000000 uImage; then " \
  31. "bootm 0xa0000000; " \
  32. "fi; " \
  33. "if usb reset && fatload usb 0 0xa0000000 uImage; then " \
  34. "bootm 0xa0000000; " \
  35. "fi; " \
  36. "bootm 0xc0000;"
  37. #define CONFIG_BOOTARGS "console=tty0 console=ttyS0,115200"
  38. #define CONFIG_TIMESTAMP
  39. #define CONFIG_CMDLINE_TAG
  40. #define CONFIG_SETUP_MEMORY_TAGS
  41. /*
  42. * Serial Console Configuration
  43. */
  44. #define CONFIG_BAUDRATE 115200
  45. /*
  46. * Bootloader Components Configuration
  47. */
  48. #define CONFIG_CMD_ENV
  49. /* I2C support */
  50. #ifdef CONFIG_SYS_I2C
  51. #define CONFIG_SYS_I2C_PXA
  52. #define CONFIG_PXA_STD_I2C
  53. #define CONFIG_PXA_PWR_I2C
  54. #define CONFIG_SYS_I2C_SPEED 100000
  55. #endif
  56. /* LCD support */
  57. #ifdef CONFIG_LCD
  58. #define CONFIG_PXA_LCD
  59. #define CONFIG_PXA_VGA
  60. #define CONFIG_SYS_WHITE_ON_BLACK
  61. #define CONFIG_CMD_BMP
  62. #define CONFIG_LCD_LOGO
  63. #endif
  64. /*
  65. * Networking Configuration
  66. */
  67. #ifdef CONFIG_CMD_NET
  68. #define CONFIG_DRIVER_DM9000 1
  69. #define CONFIG_DM9000_BASE 0x08000000
  70. #define DM9000_IO (CONFIG_DM9000_BASE)
  71. #define DM9000_DATA (CONFIG_DM9000_BASE + 4)
  72. #define CONFIG_NET_RETRY_COUNT 10
  73. #define CONFIG_BOOTP_BOOTFILESIZE
  74. #define CONFIG_BOOTP_BOOTPATH
  75. #define CONFIG_BOOTP_GATEWAY
  76. #define CONFIG_BOOTP_HOSTNAME
  77. #endif
  78. #undef CONFIG_SYS_LONGHELP /* Saves 10 KB */
  79. #define CONFIG_SYS_CBSIZE 256
  80. #define CONFIG_SYS_PBSIZE \
  81. (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  82. #define CONFIG_SYS_MAXARGS 16
  83. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  84. #define CONFIG_SYS_DEVICE_NULLDEV 1
  85. #undef CONFIG_CMDLINE_EDITING /* Saves 2.5 KB */
  86. #undef CONFIG_AUTO_COMPLETE /* Saves 2.5 KB */
  87. /*
  88. * Clock Configuration
  89. */
  90. #define CONFIG_SYS_CPUSPEED 0x290 /* 520MHz */
  91. /*
  92. * DRAM Map
  93. */
  94. #define CONFIG_NR_DRAM_BANKS 1 /* We have 1 bank of DRAM */
  95. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  96. #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
  97. #define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
  98. #define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB DRAM */
  99. #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
  100. #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  101. #define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM_1
  102. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  103. #define CONFIG_SYS_INIT_SP_ADDR 0x5c010000
  104. /*
  105. * NOR FLASH
  106. */
  107. #ifdef CONFIG_CMD_FLASH
  108. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  109. #define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
  110. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  111. #define CONFIG_SYS_FLASH_CFI
  112. #define CONFIG_FLASH_CFI_DRIVER 1
  113. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
  114. #define CONFIG_SYS_MAX_FLASH_SECT (4 + 255)
  115. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  116. #define CONFIG_SYS_FLASH_ERASE_TOUT (25 * CONFIG_SYS_HZ)
  117. #define CONFIG_SYS_FLASH_WRITE_TOUT (25 * CONFIG_SYS_HZ)
  118. #define CONFIG_SYS_FLASH_LOCK_TOUT (25 * CONFIG_SYS_HZ)
  119. #define CONFIG_SYS_FLASH_UNLOCK_TOUT (25 * CONFIG_SYS_HZ)
  120. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  121. #define CONFIG_SYS_FLASH_PROTECTION 1
  122. #define CONFIG_ENV_IS_IN_FLASH 1
  123. #else /* No flash */
  124. #define CONFIG_SYS_NO_FLASH
  125. #define CONFIG_ENV_IS_NOWHERE
  126. #endif
  127. #define CONFIG_SYS_MONITOR_BASE 0x0
  128. #define CONFIG_SYS_MONITOR_LEN 0x40000
  129. /* Skip factory configuration block */
  130. #define CONFIG_ENV_ADDR \
  131. (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN + 0x40000)
  132. #define CONFIG_ENV_SIZE 0x40000
  133. #define CONFIG_ENV_SECT_SIZE 0x40000
  134. /*
  135. * GPIO settings
  136. */
  137. #define CONFIG_SYS_GPSR0_VAL 0x00000000
  138. #define CONFIG_SYS_GPSR1_VAL 0x00020000
  139. #define CONFIG_SYS_GPSR2_VAL 0x0002c000
  140. #define CONFIG_SYS_GPSR3_VAL 0x00000000
  141. #define CONFIG_SYS_GPCR0_VAL 0x00000000
  142. #define CONFIG_SYS_GPCR1_VAL 0x00000000
  143. #define CONFIG_SYS_GPCR2_VAL 0x00000000
  144. #define CONFIG_SYS_GPCR3_VAL 0x00000000
  145. #define CONFIG_SYS_GPDR0_VAL 0xc8008000
  146. #define CONFIG_SYS_GPDR1_VAL 0xfc02a981
  147. #define CONFIG_SYS_GPDR2_VAL 0x92c3ffff
  148. #define CONFIG_SYS_GPDR3_VAL 0x0061e804
  149. #define CONFIG_SYS_GAFR0_L_VAL 0x80100000
  150. #define CONFIG_SYS_GAFR0_U_VAL 0xa5c00010
  151. #define CONFIG_SYS_GAFR1_L_VAL 0x6992901a
  152. #define CONFIG_SYS_GAFR1_U_VAL 0xaaa50008
  153. #define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
  154. #define CONFIG_SYS_GAFR2_U_VAL 0x4109a002
  155. #define CONFIG_SYS_GAFR3_L_VAL 0x54000310
  156. #define CONFIG_SYS_GAFR3_U_VAL 0x00005401
  157. #define CONFIG_SYS_PSSR_VAL 0x30
  158. /*
  159. * Clock settings
  160. */
  161. #define CONFIG_SYS_CKEN 0x00500240
  162. #define CONFIG_SYS_CCCR 0x02000290
  163. /*
  164. * Memory settings
  165. */
  166. #define CONFIG_SYS_MSC0_VAL 0x9ee1c5f2
  167. #define CONFIG_SYS_MSC1_VAL 0x9ee1f994
  168. #define CONFIG_SYS_MSC2_VAL 0x9ee19ee1
  169. #define CONFIG_SYS_MDCNFG_VAL 0x090009c9
  170. #define CONFIG_SYS_MDREFR_VAL 0x2003a031
  171. #define CONFIG_SYS_MDMRS_VAL 0x00220022
  172. #define CONFIG_SYS_FLYCNFG_VAL 0x00010001
  173. #define CONFIG_SYS_SXCNFG_VAL 0x40044004
  174. /*
  175. * PCMCIA and CF Interfaces
  176. */
  177. #define CONFIG_SYS_MECR_VAL 0x00000000
  178. #define CONFIG_SYS_MCMEM0_VAL 0x00028307
  179. #define CONFIG_SYS_MCMEM1_VAL 0x00014307
  180. #define CONFIG_SYS_MCATT0_VAL 0x00038787
  181. #define CONFIG_SYS_MCATT1_VAL 0x0001c787
  182. #define CONFIG_SYS_MCIO0_VAL 0x0002830f
  183. #define CONFIG_SYS_MCIO1_VAL 0x0001430f
  184. #include "pxa-common.h"
  185. #endif /* __CONFIG_H */