cm_t335.h 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. /*
  2. * Config file for Compulab CM-T335 board
  3. *
  4. * Copyright (C) 2013, Compulab Ltd - http://compulab.co.il/
  5. *
  6. * Author: Ilya Ledvich <ilya@compulab.co.il>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef __CONFIG_CM_T335_H
  11. #define __CONFIG_CM_T335_H
  12. #define CONFIG_CM_T335
  13. #define CONFIG_NAND
  14. #include <configs/ti_am335x_common.h>
  15. #undef CONFIG_BOARD_LATE_INIT
  16. #undef CONFIG_SPI
  17. #undef CONFIG_OMAP3_SPI
  18. #undef CONFIG_BOOTCOUNT_LIMIT
  19. #undef CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC
  20. #undef CONFIG_MAX_RAM_BANK_SIZE
  21. #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* 512MB */
  22. #define MACH_TYPE_CM_T335 4586 /* Until the next sync */
  23. #define CONFIG_MACH_TYPE MACH_TYPE_CM_T335
  24. /* Clock Defines */
  25. #define V_OSCK 25000000 /* Clock output from T2 */
  26. #define V_SCLK (V_OSCK)
  27. #define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
  28. #ifndef CONFIG_SPL_BUILD
  29. #define MMCARGS \
  30. "mmcdev=0\0" \
  31. "mmcroot=/dev/mmcblk0p2 rw rootwait\0" \
  32. "mmcrootfstype=ext4\0" \
  33. "mmcargs=setenv bootargs console=${console} " \
  34. "root=${mmcroot} " \
  35. "rootfstype=${mmcrootfstype}\0" \
  36. "mmcboot=echo Booting from mmc ...; " \
  37. "run mmcargs; " \
  38. "bootm ${loadaddr}\0"
  39. #define NANDARGS \
  40. "mtdids=" MTDIDS_DEFAULT "\0" \
  41. "mtdparts=" MTDPARTS_DEFAULT "\0" \
  42. "nandroot=ubi0:rootfs rw\0" \
  43. "nandrootfstype=ubifs\0" \
  44. "nandargs=setenv bootargs console=${console} " \
  45. "root=${nandroot} " \
  46. "rootfstype=${nandrootfstype} " \
  47. "ubi.mtd=${rootfs_name}\0" \
  48. "nandboot=echo Booting from nand ...; " \
  49. "run nandargs; " \
  50. "nboot ${loadaddr} nand0 900000; " \
  51. "bootm ${loadaddr}\0"
  52. #define CONFIG_EXTRA_ENV_SETTINGS \
  53. "loadaddr=82000000\0" \
  54. "console=ttyO0,115200n8\0" \
  55. "rootfs_name=rootfs\0" \
  56. "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
  57. "bootscript=echo Running bootscript from mmc ...; " \
  58. "source ${loadaddr}\0" \
  59. "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
  60. MMCARGS \
  61. NANDARGS
  62. #define CONFIG_BOOTCOMMAND \
  63. "mmc dev ${mmcdev}; if mmc rescan; then " \
  64. "if run loadbootscript; then " \
  65. "run bootscript; " \
  66. "else " \
  67. "if run loaduimage; then " \
  68. "run mmcboot; " \
  69. "else run nandboot; " \
  70. "fi; " \
  71. "fi; " \
  72. "else run nandboot; fi"
  73. #endif /* CONFIG_SPL_BUILD */
  74. #define CONFIG_TIMESTAMP
  75. #define CONFIG_SYS_AUTOLOAD "no"
  76. /* Serial console configuration */
  77. #define CONFIG_CONS_INDEX 1
  78. #define CONFIG_SERIAL1 1 /* UART0 */
  79. /* NS16550 Configuration */
  80. #define CONFIG_SYS_NS16550_COM1 0x44e09000 /* UART0 */
  81. #define CONFIG_SYS_NS16550_COM2 0x48022000 /* UART1 */
  82. #define CONFIG_BAUDRATE 115200
  83. /* I2C Configuration */
  84. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Main EEPROM */
  85. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  86. #define CONFIG_SYS_I2C_EEPROM_BUS 0
  87. /* SPL */
  88. #define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
  89. /* Network. */
  90. #define CONFIG_PHY_GIGE
  91. #define CONFIG_PHYLIB
  92. #define CONFIG_PHY_ATHEROS
  93. /* NAND support */
  94. #define CONFIG_SYS_NAND_5_ADDR_CYCLE
  95. #define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \
  96. CONFIG_SYS_NAND_PAGE_SIZE)
  97. #define CONFIG_SYS_NAND_PAGE_SIZE 2048
  98. #define CONFIG_SYS_NAND_OOBSIZE 64
  99. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  100. #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
  101. #define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, \
  102. 10, 11, 12, 13, 14, 15, 16, 17, \
  103. 18, 19, 20, 21, 22, 23, 24, 25, \
  104. 26, 27, 28, 29, 30, 31, 32, 33, \
  105. 34, 35, 36, 37, 38, 39, 40, 41, \
  106. 42, 43, 44, 45, 46, 47, 48, 49, \
  107. 50, 51, 52, 53, 54, 55, 56, 57, }
  108. #define CONFIG_SYS_NAND_ECCSIZE 512
  109. #define CONFIG_SYS_NAND_ECCBYTES 14
  110. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
  111. #undef CONFIG_SYS_NAND_U_BOOT_OFFS
  112. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x200000
  113. #define CONFIG_CMD_NAND
  114. #define MTDIDS_DEFAULT "nand0=nand"
  115. #define MTDPARTS_DEFAULT "mtdparts=nand:2m(spl)," \
  116. "1m(u-boot),1m(u-boot-env)," \
  117. "1m(dtb),4m(splash)," \
  118. "6m(kernel),-(rootfs)"
  119. #define CONFIG_ENV_IS_IN_NAND
  120. #define CONFIG_ENV_OFFSET 0x300000 /* environment starts here */
  121. #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
  122. #define CONFIG_SYS_NAND_ONFI_DETECTION
  123. #ifdef CONFIG_SPL_OS_BOOT
  124. #define CONFIG_CMD_SPL_NAND_OFS 0x400000 /* un-assigned: (using dtb) */
  125. #define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x500000
  126. #define CONFIG_CMD_SPL_WRITE_SIZE 0x2000
  127. #endif
  128. /* GPIO pin + bank to pin ID mapping */
  129. #define GPIO_PIN(_bank, _pin) ((_bank << 5) + _pin)
  130. /* Status LED */
  131. #define CONFIG_STATUS_LED
  132. #define CONFIG_GPIO_LED
  133. #define CONFIG_BOARD_SPECIFIC_LED
  134. #define STATUS_LED_BIT GPIO_PIN(2, 0)
  135. /* Status LED polarity is inversed, so init it in the "off" state */
  136. #define STATUS_LED_STATE STATUS_LED_OFF
  137. #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
  138. #define STATUS_LED_BOOT 0
  139. /* EEPROM */
  140. #define CONFIG_CMD_EEPROM
  141. #define CONFIG_ENV_EEPROM_IS_ON_I2C
  142. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  143. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
  144. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  145. #define CONFIG_SYS_EEPROM_SIZE 256
  146. #define CONFIG_CMD_EEPROM_LAYOUT
  147. #define CONFIG_EEPROM_LAYOUT_HELP_STRING "v2, v3"
  148. #ifndef CONFIG_SPL_BUILD
  149. /*
  150. * Enable PCA9555 at I2C0-0x26.
  151. * First select the I2C0 bus with "i2c dev 0", then use "pca953x" command.
  152. */
  153. #define CONFIG_PCA953X
  154. #define CONFIG_CMD_PCA953X
  155. #define CONFIG_CMD_PCA953X_INFO
  156. #define CONFIG_SYS_I2C_PCA953X_ADDR 0x26
  157. #define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x26, 16} }
  158. #endif /* CONFIG_SPL_BUILD */
  159. #endif /* __CONFIG_CM_T335_H */