cm-bf537u.h 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140
  1. /*
  2. * U-Boot - Configuration file for CM-BF537U board
  3. */
  4. #ifndef __CONFIG_CM_BF537U_H__
  5. #define __CONFIG_CM_BF537U_H__
  6. #include <asm/config-pre.h>
  7. /*
  8. * Processor Settings
  9. */
  10. #define CONFIG_BFIN_CPU bf537-0.2
  11. #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
  12. /*
  13. * Clock Settings
  14. * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
  15. * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
  16. */
  17. /* CONFIG_CLKIN_HZ is any value in Hz */
  18. #define CONFIG_CLKIN_HZ 30000000
  19. /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
  20. /* 1 = CLKIN / 2 */
  21. #define CONFIG_CLKIN_HALF 0
  22. /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
  23. /* 1 = bypass PLL */
  24. #define CONFIG_PLL_BYPASS 0
  25. /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
  26. /* Values can range from 0-63 (where 0 means 64) */
  27. #define CONFIG_VCO_MULT 18
  28. /* CCLK_DIV controls the core clock divider */
  29. /* Values can be 1, 2, 4, or 8 ONLY */
  30. #define CONFIG_CCLK_DIV 1
  31. /* SCLK_DIV controls the system clock divider */
  32. /* Values can range from 1-15 */
  33. #define CONFIG_SCLK_DIV 5
  34. /* Core voltage */
  35. #define CONFIG_VR_CTL_VAL (VLEV_110 | GAIN_20 | FREQ_1000)
  36. /*
  37. * Memory Settings
  38. */
  39. #define CONFIG_MEM_ADD_WDTH 9
  40. #define CONFIG_MEM_SIZE 32
  41. #define CONFIG_EBIU_SDRRC_VAL 0x3f8
  42. #define CONFIG_EBIU_SDGCTL_VAL 0x9111cd
  43. #define CONFIG_EBIU_AMGCTL_VAL (AMBEN_ALL)
  44. #define CONFIG_EBIU_AMBCTL0_VAL (B1WAT_7 | B1RAT_11 | B1HT_2 | B1ST_3 | B0WAT_7 | B0RAT_11 | B0HT_2 | B0ST_3)
  45. #define CONFIG_EBIU_AMBCTL1_VAL (B3WAT_7 | B3RAT_11 | B3HT_2 | B3ST_3 | B2WAT_7 | B2RAT_11 | B2HT_2 | B2ST_3)
  46. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  47. #define CONFIG_SYS_MALLOC_LEN (128 * 1024)
  48. /*
  49. * Network Settings
  50. */
  51. #ifndef __ADSPBF534__
  52. #define ADI_CMDS_NETWORK 1
  53. #define CONFIG_SMC911X 1
  54. #define CONFIG_SMC911X_BASE 0x20308000
  55. #define CONFIG_SMC911X_16_BIT
  56. #define CONFIG_NETCONSOLE 1
  57. #endif
  58. #define CONFIG_HOSTNAME cm-bf537u
  59. /*
  60. * Flash Settings
  61. */
  62. #define CONFIG_FLASH_CFI_DRIVER
  63. #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
  64. #define CONFIG_SYS_FLASH_BASE 0x20000000
  65. #define CONFIG_SYS_FLASH_CFI
  66. #define CONFIG_SYS_FLASH_PROTECTION
  67. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  68. #define CONFIG_SYS_MAX_FLASH_SECT 35
  69. /*
  70. * SPI Settings
  71. */
  72. #define CONFIG_BFIN_SPI
  73. #define CONFIG_ENV_SPI_MAX_HZ 30000000
  74. /*
  75. * Env Storage Settings
  76. */
  77. #define CONFIG_ENV_IS_IN_FLASH 1
  78. #define CONFIG_ENV_OFFSET 0x8000
  79. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
  80. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
  81. #define CONFIG_ENV_SECT_SIZE 0x8000
  82. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS)
  83. #define ENV_IS_EMBEDDED
  84. #endif
  85. #ifdef ENV_IS_EMBEDDED
  86. /* WARNING - the following is hand-optimized to fit within
  87. * the sector before the environment sector. If it throws
  88. * an error during compilation remove an object here to get
  89. * it linked after the configuration sector.
  90. */
  91. # define LDS_BOARD_TEXT \
  92. arch/blackfin/lib/built-in.o (.text*); \
  93. arch/blackfin/cpu/built-in.o (.text*); \
  94. . = DEFINED(env_offset) ? env_offset : .; \
  95. common/env_embedded.o (.text*);
  96. #endif
  97. /*
  98. * I2C Settings
  99. */
  100. #define CONFIG_SYS_I2C
  101. #define CONFIG_SYS_I2C_ADI
  102. /*
  103. * SPI_MMC Settings
  104. */
  105. #define CONFIG_GENERIC_MMC
  106. #define CONFIG_MMC_SPI
  107. /*
  108. * Misc Settings
  109. */
  110. #define CONFIG_BAUDRATE 115200
  111. #define CONFIG_MISC_INIT_R
  112. #define CONFIG_RTC_BFIN
  113. #define CONFIG_UART_CONSOLE 0
  114. #define CONFIG_BOOTCOMMAND "run flashboot"
  115. #define FLASHBOOT_ENV_SETTINGS \
  116. "flashboot=flread 20040000 1000000 300000;" \
  117. "bootm 0x1000000\0"
  118. #define CONFIG_BOARD_SIZE_LIMIT $$((384 * 1024))
  119. /*
  120. * Pull in common ADI header for remaining command/environment setup
  121. */
  122. #include <configs/bfin_adi_common.h>
  123. #endif