canyonlands.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667
  1. /*
  2. * (C) Copyright 2008
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /************************************************************************
  8. * canyonlands.h - configuration for Canyonlands (460EX)
  9. ***********************************************************************/
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. #include <linux/kconfig.h>
  13. /*-----------------------------------------------------------------------
  14. * High Level Configuration Options
  15. *----------------------------------------------------------------------*/
  16. /*
  17. * This config file is used for Canyonlands (460EX) Glacier (460GT)
  18. * and Arches dual (460GT)
  19. */
  20. #ifdef CONFIG_CANYONLANDS
  21. #define CONFIG_460EX /* Specific PPC460EX */
  22. #define CONFIG_HOSTNAME canyonlands
  23. #else
  24. #define CONFIG_460GT /* Specific PPC460GT */
  25. #ifdef CONFIG_GLACIER
  26. #define CONFIG_HOSTNAME glacier
  27. #else
  28. #define CONFIG_HOSTNAME arches
  29. #define CONFIG_USE_NETDEV eth1
  30. #define CONFIG_BD_NUM_CPUS 2
  31. #endif
  32. #endif
  33. #define CONFIG_440
  34. #ifndef CONFIG_SYS_TEXT_BASE
  35. #define CONFIG_SYS_TEXT_BASE 0xFFF80000
  36. #endif
  37. /*
  38. * Include common defines/options for all AMCC eval boards
  39. */
  40. #include "amcc-common.h"
  41. #define CONFIG_SYS_CLK_FREQ 66666667 /* external freq to pll */
  42. #define CONFIG_BOARD_EARLY_INIT_F /* Call board_early_init_f */
  43. #define CONFIG_BOARD_EARLY_INIT_R /* Call board_early_init_r */
  44. #define CONFIG_MISC_INIT_R /* Call misc_init_r */
  45. #define CONFIG_BOARD_TYPES /* support board types */
  46. /*-----------------------------------------------------------------------
  47. * Base addresses -- Note these are effective addresses where the
  48. * actual resources get mapped (not physical addresses)
  49. *----------------------------------------------------------------------*/
  50. #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
  51. #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
  52. #define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
  53. #define CONFIG_SYS_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
  54. #define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* smallest incr for PCIe port */
  55. #define CONFIG_SYS_PCIE_BASE 0xc4000000 /* PCIe UTL regs */
  56. #define CONFIG_SYS_PCIE0_CFGBASE 0xc0000000
  57. #define CONFIG_SYS_PCIE1_CFGBASE 0xc1000000
  58. #define CONFIG_SYS_PCIE0_XCFGBASE 0xc3000000
  59. #define CONFIG_SYS_PCIE1_XCFGBASE 0xc3001000
  60. /*
  61. * BCSR bits as defined in the Canyonlands board user manual.
  62. */
  63. #define BCSR_USBCTRL_OTG_RST 0x32
  64. #define BCSR_USBCTRL_HOST_RST 0x01
  65. #define BCSR_SELECT_PCIE 0x10
  66. #define CONFIG_SYS_PCIE0_UTLBASE 0xc08010000ULL /* 36bit physical addr */
  67. /* base address of inbound PCIe window */
  68. #define CONFIG_SYS_PCIE_INBOUND_BASE 0x000000000ULL /* 36bit physical addr */
  69. /* EBC stuff */
  70. #if !defined(CONFIG_ARCHES)
  71. #define CONFIG_SYS_BCSR_BASE 0xE1000000
  72. #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* later mapped to this addr */
  73. #define CONFIG_SYS_FLASH_SIZE (64 << 20)
  74. #else
  75. #define CONFIG_SYS_FPGA_BASE 0xE1000000
  76. #define CONFIG_SYS_CPLD_ADDR (CONFIG_SYS_FPGA_BASE + 0x00080000)
  77. #define CONFIG_SYS_CPLD_DATA (CONFIG_SYS_FPGA_BASE + 0x00080002)
  78. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* later mapped to this addr */
  79. #define CONFIG_SYS_FLASH_SIZE (32 << 20)
  80. #endif
  81. #define CONFIG_SYS_NAND_ADDR 0xE0000000
  82. #define CONFIG_SYS_BOOT_BASE_ADDR 0xFF000000 /* EBC Boot Space: 0xFF000000 */
  83. #define CONFIG_SYS_FLASH_BASE_PHYS_H 0x4
  84. #define CONFIG_SYS_FLASH_BASE_PHYS_L 0xCC000000
  85. #define CONFIG_SYS_FLASH_BASE_PHYS (((u64)CONFIG_SYS_FLASH_BASE_PHYS_H << 32) | \
  86. (u64)CONFIG_SYS_FLASH_BASE_PHYS_L)
  87. #define CONFIG_SYS_OCM_BASE 0xE3000000 /* OCM: 64k */
  88. #define CONFIG_SYS_SRAM_BASE 0xE8000000 /* SRAM: 256k */
  89. #define CONFIG_SYS_SRAM_SIZE (256 << 10)
  90. #define CONFIG_SYS_LOCAL_CONF_REGS 0xEF000000
  91. #define CONFIG_SYS_AHB_BASE 0xE2000000 /* internal AHB peripherals */
  92. /*-----------------------------------------------------------------------
  93. * Initial RAM & stack pointer (placed in OCM)
  94. *----------------------------------------------------------------------*/
  95. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
  96. #define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
  97. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  98. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  99. /*-----------------------------------------------------------------------
  100. * Serial Port
  101. *----------------------------------------------------------------------*/
  102. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  103. /*-----------------------------------------------------------------------
  104. * Environment
  105. *----------------------------------------------------------------------*/
  106. /*
  107. * Define here the location of the environment variables (FLASH).
  108. */
  109. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  110. #define CONFIG_SYS_NOR_CS 0 /* NOR chip connected to CSx */
  111. #define CONFIG_SYS_NAND_CS 3 /* NAND chip connected to CSx */
  112. /*-----------------------------------------------------------------------
  113. * FLASH related
  114. *----------------------------------------------------------------------*/
  115. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  116. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  117. #define CONFIG_SYS_FLASH_CFI_AMD_RESET /* Use AMD (Spansion) reset cmd */
  118. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  119. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  120. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  121. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  122. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  123. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  124. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  125. #ifdef CONFIG_ENV_IS_IN_FLASH
  126. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  127. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  128. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  129. /* Address and size of Redundant Environment Sector */
  130. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
  131. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  132. #endif /* CONFIG_ENV_IS_IN_FLASH */
  133. /*-----------------------------------------------------------------------
  134. * NAND-FLASH related
  135. *----------------------------------------------------------------------*/
  136. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  137. #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
  138. #define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
  139. /*------------------------------------------------------------------------------
  140. * DDR SDRAM
  141. *----------------------------------------------------------------------------*/
  142. #if !defined(CONFIG_ARCHES)
  143. /*
  144. * NAND booting U-Boot version uses a fixed initialization, since the whole
  145. * I2C SPD DIMM autodetection/calibration doesn't fit into the 4k of boot
  146. * code.
  147. */
  148. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
  149. #define SPD_EEPROM_ADDRESS {0x50, 0x51} /* SPD i2c spd addresses*/
  150. #define CONFIG_DDR_ECC /* with ECC support */
  151. #define CONFIG_DDR_RQDC_FIXED 0x80000038 /* fixed value for RQDC */
  152. #else /* defined(CONFIG_ARCHES) */
  153. #define CONFIG_AUTOCALIB "silent\0" /* default is non-verbose */
  154. #define CONFIG_PPC4xx_DDR_AUTOCALIBRATION /* IBM DDR autocalibration */
  155. #define DEBUG_PPC4xx_DDR_AUTOCALIBRATION /* dynamic DDR autocal debug */
  156. #undef CONFIG_PPC4xx_DDR_METHOD_A
  157. /* DDR1/2 SDRAM Device Control Register Data Values */
  158. /* Memory Queue */
  159. #define CONFIG_SYS_SDRAM_R0BAS 0x0000f000
  160. #define CONFIG_SYS_SDRAM_R1BAS 0x00000000
  161. #define CONFIG_SYS_SDRAM_R2BAS 0x00000000
  162. #define CONFIG_SYS_SDRAM_R3BAS 0x00000000
  163. #define CONFIG_SYS_SDRAM_PLBADDULL 0x00000000
  164. #define CONFIG_SYS_SDRAM_PLBADDUHB 0x00000008
  165. #define CONFIG_SYS_SDRAM_CONF1LL 0x00001080
  166. #define CONFIG_SYS_SDRAM_CONF1HB 0x00001080
  167. #define CONFIG_SYS_SDRAM_CONFPATHB 0x10a68000
  168. /* SDRAM Controller */
  169. #define CONFIG_SYS_SDRAM0_MB0CF 0x00000701
  170. #define CONFIG_SYS_SDRAM0_MB1CF 0x00000000
  171. #define CONFIG_SYS_SDRAM0_MB2CF 0x00000000
  172. #define CONFIG_SYS_SDRAM0_MB3CF 0x00000000
  173. #define CONFIG_SYS_SDRAM0_MCOPT1 0x05322000
  174. #define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
  175. #define CONFIG_SYS_SDRAM0_MODT0 0x01000000
  176. #define CONFIG_SYS_SDRAM0_MODT1 0x00000000
  177. #define CONFIG_SYS_SDRAM0_MODT2 0x00000000
  178. #define CONFIG_SYS_SDRAM0_MODT3 0x00000000
  179. #define CONFIG_SYS_SDRAM0_CODT 0x00800021
  180. #define CONFIG_SYS_SDRAM0_RTR 0x06180000
  181. #define CONFIG_SYS_SDRAM0_INITPLR0 0xb5380000
  182. #define CONFIG_SYS_SDRAM0_INITPLR1 0x82100400
  183. #define CONFIG_SYS_SDRAM0_INITPLR2 0x80820000
  184. #define CONFIG_SYS_SDRAM0_INITPLR3 0x80830000
  185. #define CONFIG_SYS_SDRAM0_INITPLR4 0x80810040
  186. #define CONFIG_SYS_SDRAM0_INITPLR5 0x80800532
  187. #define CONFIG_SYS_SDRAM0_INITPLR6 0x82100400
  188. #define CONFIG_SYS_SDRAM0_INITPLR7 0x8a080000
  189. #define CONFIG_SYS_SDRAM0_INITPLR8 0x8a080000
  190. #define CONFIG_SYS_SDRAM0_INITPLR9 0x8a080000
  191. #define CONFIG_SYS_SDRAM0_INITPLR10 0x8a080000
  192. #define CONFIG_SYS_SDRAM0_INITPLR11 0x80000432
  193. #define CONFIG_SYS_SDRAM0_INITPLR12 0x808103c0
  194. #define CONFIG_SYS_SDRAM0_INITPLR13 0x80810040
  195. #define CONFIG_SYS_SDRAM0_INITPLR14 0x00000000
  196. #define CONFIG_SYS_SDRAM0_INITPLR15 0x00000000
  197. #define CONFIG_SYS_SDRAM0_RQDC 0x80000038
  198. #define CONFIG_SYS_SDRAM0_RFDC 0x00000257
  199. #define CONFIG_SYS_SDRAM0_RDCC 0x40000000
  200. #define CONFIG_SYS_SDRAM0_DLCR 0x03000091
  201. #define CONFIG_SYS_SDRAM0_CLKTR 0x40000000
  202. #define CONFIG_SYS_SDRAM0_WRDTR 0x82000823
  203. #define CONFIG_SYS_SDRAM0_SDTR1 0x80201000
  204. #define CONFIG_SYS_SDRAM0_SDTR2 0x42204243
  205. #define CONFIG_SYS_SDRAM0_SDTR3 0x090c0d1a
  206. #define CONFIG_SYS_SDRAM0_MMODE 0x00000432
  207. #define CONFIG_SYS_SDRAM0_MEMODE 0x00000004
  208. #endif /* !defined(CONFIG_ARCHES) */
  209. #define CONFIG_SYS_MBYTES_SDRAM 512 /* 512MB */
  210. /*-----------------------------------------------------------------------
  211. * I2C
  212. *----------------------------------------------------------------------*/
  213. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
  214. #define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
  215. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  216. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  217. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  218. /* I2C bootstrap EEPROM */
  219. #if defined(CONFIG_ARCHES)
  220. #define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x54
  221. #else
  222. #define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x52
  223. #endif
  224. #define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
  225. #define CONFIG_4xx_CONFIG_BLOCKSIZE 16
  226. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  227. #define CONFIG_DTT_LM75 /* ON Semi's LM75 */
  228. #define CONFIG_DTT_AD7414 /* use AD7414 */
  229. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  230. #define CONFIG_SYS_DTT_MAX_TEMP 70
  231. #define CONFIG_SYS_DTT_LOW_TEMP -30
  232. #define CONFIG_SYS_DTT_HYSTERESIS 3
  233. #if defined(CONFIG_ARCHES)
  234. #define CONFIG_SYS_I2C_DTT_ADDR 0x4a /* AD7414 I2C address */
  235. #endif
  236. #if !defined(CONFIG_ARCHES)
  237. /* RTC configuration */
  238. #define CONFIG_RTC_M41T62
  239. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  240. #endif
  241. /*-----------------------------------------------------------------------
  242. * Ethernet
  243. *----------------------------------------------------------------------*/
  244. #define CONFIG_IBM_EMAC4_V4
  245. #define CONFIG_HAS_ETH0
  246. #define CONFIG_HAS_ETH1
  247. #if !defined(CONFIG_ARCHES)
  248. #define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
  249. #define CONFIG_PHY1_ADDR 1
  250. /* Only Glacier (460GT) has 4 EMAC interfaces */
  251. #ifdef CONFIG_460GT
  252. #define CONFIG_PHY2_ADDR 2
  253. #define CONFIG_PHY3_ADDR 3
  254. #define CONFIG_HAS_ETH2
  255. #define CONFIG_HAS_ETH3
  256. #endif
  257. #else /* defined(CONFIG_ARCHES) */
  258. #define CONFIG_FIXED_PHY 0xFFFFFFFF
  259. #define CONFIG_PHY_ADDR CONFIG_FIXED_PHY
  260. #define CONFIG_PHY1_ADDR 0
  261. #define CONFIG_PHY2_ADDR 1
  262. #define CONFIG_HAS_ETH2
  263. #define CONFIG_SYS_FIXED_PHY_PORT(devnum, speed, duplex) \
  264. {devnum, speed, duplex}
  265. #define CONFIG_SYS_FIXED_PHY_PORTS \
  266. CONFIG_SYS_FIXED_PHY_PORT(0, 1000, FULL)
  267. #define CONFIG_M88E1112_PHY
  268. /*
  269. * For the GPCS_PHYx_ADDR PHY address, choose some PHY address not
  270. * used by CONFIG_PHYx_ADDR
  271. */
  272. #define CONFIG_GPCS_PHY_ADDR 0xA
  273. #define CONFIG_GPCS_PHY1_ADDR 0xB
  274. #define CONFIG_GPCS_PHY2_ADDR 0xC
  275. #endif /* !defined(CONFIG_ARCHES) */
  276. #define CONFIG_PHY_RESET /* reset phy upon startup */
  277. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  278. #define CONFIG_PHY_DYNAMIC_ANEG
  279. /*-----------------------------------------------------------------------
  280. * USB-OHCI
  281. *----------------------------------------------------------------------*/
  282. /* Only Canyonlands (460EX) has USB */
  283. #ifdef CONFIG_460EX
  284. #define CONFIG_USB_OHCI_NEW
  285. #undef CONFIG_SYS_OHCI_BE_CONTROLLER /* 460EX has little endian descriptors */
  286. #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS /* 460EX has little endian register */
  287. #define CONFIG_SYS_OHCI_USE_NPS /* force NoPowerSwitching mode */
  288. #define CONFIG_SYS_USB_OHCI_REGS_BASE (CONFIG_SYS_AHB_BASE | 0xd0000)
  289. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
  290. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  291. #define CONFIG_SYS_USB_OHCI_BOARD_INIT
  292. #endif
  293. /*
  294. * Default environment variables
  295. */
  296. #if !defined(CONFIG_ARCHES)
  297. #define CONFIG_EXTRA_ENV_SETTINGS \
  298. CONFIG_AMCC_DEF_ENV \
  299. CONFIG_AMCC_DEF_ENV_POWERPC \
  300. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  301. "kernel_addr=fc000000\0" \
  302. "fdt_addr=fc1e0000\0" \
  303. "ramdisk_addr=fc200000\0" \
  304. "pciconfighost=1\0" \
  305. "pcie_mode=RP:RP\0" \
  306. ""
  307. #else /* defined(CONFIG_ARCHES) */
  308. #define CONFIG_EXTRA_ENV_SETTINGS \
  309. CONFIG_AMCC_DEF_ENV \
  310. CONFIG_AMCC_DEF_ENV_POWERPC \
  311. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  312. "kernel_addr=fe000000\0" \
  313. "fdt_addr=fe1e0000\0" \
  314. "ramdisk_addr=fe200000\0" \
  315. "pciconfighost=1\0" \
  316. "pcie_mode=RP:RP\0" \
  317. "ethprime=ppc_4xx_eth1\0" \
  318. ""
  319. #endif /* !defined(CONFIG_ARCHES) */
  320. /*
  321. * Commands additional to the ones defined in amcc-common.h
  322. */
  323. #define CONFIG_CMD_CHIP_CONFIG
  324. #if defined(CONFIG_ARCHES)
  325. #define CONFIG_CMD_DTT
  326. #define CONFIG_CMD_PCI
  327. #define CONFIG_CMD_SDRAM
  328. #elif defined(CONFIG_CANYONLANDS)
  329. #define CONFIG_CMD_DATE
  330. #define CONFIG_CMD_DTT
  331. #define CONFIG_CMD_NAND
  332. #define CONFIG_CMD_PCI
  333. #define CONFIG_CMD_SATA
  334. #define CONFIG_CMD_SDRAM
  335. #elif defined(CONFIG_GLACIER)
  336. #define CONFIG_CMD_DATE
  337. #define CONFIG_CMD_DTT
  338. #define CONFIG_CMD_NAND
  339. #define CONFIG_CMD_PCI
  340. #define CONFIG_CMD_SDRAM
  341. #else
  342. #error "board type not defined"
  343. #endif
  344. /* Partitions */
  345. #define CONFIG_MAC_PARTITION
  346. #define CONFIG_DOS_PARTITION
  347. #define CONFIG_ISO_PARTITION
  348. /*-----------------------------------------------------------------------
  349. * PCI stuff
  350. *----------------------------------------------------------------------*/
  351. /* General PCI */
  352. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  353. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  354. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  355. /* Board-specific PCI */
  356. #define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
  357. #undef CONFIG_SYS_PCI_MASTER_INIT
  358. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
  359. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  360. #ifdef CONFIG_460GT
  361. #if defined(CONFIG_ARCHES)
  362. /*-----------------------------------------------------------------------
  363. * RapidIO I/O and Registers
  364. *----------------------------------------------------------------------*/
  365. #define CONFIG_RAPIDIO
  366. #define CONFIG_SYS_460GT_SRIO_ERRATA_1
  367. #define SRGPL0_REG_BAR 0x0000000DAA000000ull /* 16MB */
  368. #define SRGPL0_CFG_BAR 0x0000000DAB000000ull /* 16MB */
  369. #define SRGPL0_MNT_BAR 0x0000000DAC000000ull /* 16MB */
  370. #define SRGPL0_MSG_BAR 0x0000000DAD000000ull /* 16MB */
  371. #define SRGPL0_OUT_BAR 0x0000000DB0000000ull /* 256MB */
  372. #define CONFIG_SYS_SRGPL0_REG_BAR 0xAA000000 /* 16MB */
  373. #define CONFIG_SYS_SRGPL0_CFG_BAR 0xAB000000 /* 16MB */
  374. #define CONFIG_SYS_SRGPL0_MNT_BAR 0xAC000000 /* 16MB */
  375. #define CONFIG_SYS_SRGPL0_MSG_BAR 0xAD000000 /* 16MB */
  376. #define CONFIG_SYS_I2ODMA_BASE 0xCF000000
  377. #define CONFIG_SYS_I2ODMA_PHYS_ADDR 0x0000000400100000ull
  378. #define CONFIG_PPC4XX_RAPIDIO_PROMISCUOUS_MODE
  379. #undef CONFIG_PPC4XX_RAPIDIO_DEBUG
  380. #undef CONFIG_PPC4XX_RAPIDIO_IN_BAR_USE_OCM
  381. #define CONFIG_PPC4XX_RAPIDIO_USE_HB_PLB
  382. #undef CONFIG_PPC4XX_RAPIDIO_LOOPBACK
  383. #endif /* CONFIG_ARCHES */
  384. #endif /* CONFIG_460GT */
  385. /*
  386. * SATA driver setup
  387. */
  388. #ifdef CONFIG_CMD_SATA
  389. #define CONFIG_SATA_DWC
  390. #define CONFIG_LIBATA
  391. #define SATA_BASE_ADDR 0xe20d1000 /* PPC460EX SATA Base Address */
  392. #define SATA_DMA_REG_ADDR 0xe20d0800 /* PPC460EX SATA Base Address */
  393. #define CONFIG_SYS_SATA_MAX_DEVICE 1 /* SATA MAX DEVICE */
  394. /* Convert sectorsize to wordsize */
  395. #define ATA_SECTOR_WORDS (ATA_SECT_SIZE/2)
  396. #endif
  397. /*-----------------------------------------------------------------------
  398. * External Bus Controller (EBC) Setup
  399. *----------------------------------------------------------------------*/
  400. /*
  401. * Canyonlands has 64MBytes of NOR FLASH (Spansion 29GL512), but the
  402. * boot EBC mapping only supports a maximum of 16MBytes
  403. * (4.ff00.0000 - 4.ffff.ffff).
  404. * To solve this problem, the FLASH has to get remapped to another
  405. * EBC address which accepts bigger regions:
  406. *
  407. * 0xfc00.0000 -> 4.cc00.0000
  408. *
  409. * Arches has 32MBytes of NOR FLASH (Spansion 29GL256), it will be
  410. * remapped to:
  411. *
  412. * 0xfe00.0000 -> 4.ce00.0000
  413. */
  414. /* Memory Bank 0 (NOR-FLASH) initialization */
  415. #define CONFIG_SYS_EBC_PB0AP 0x10055e00
  416. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_BOOT_BASE_ADDR | 0x9a000)
  417. #if !defined(CONFIG_ARCHES)
  418. /* Memory Bank 3 (NAND-FLASH) initialization */
  419. #define CONFIG_SYS_EBC_PB3AP 0x018003c0
  420. #define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_NAND_ADDR | 0x1E000) /* BAS=NAND,BS=1MB,BU=R/W,BW=32bit*/
  421. #endif
  422. #if !defined(CONFIG_ARCHES)
  423. /* Memory Bank 2 (CPLD) initialization */
  424. #define CONFIG_SYS_EBC_PB2AP 0x00804240
  425. #define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_BCSR_BASE | 0x18000) /* BAS=CPLD,BS=1M,BU=RW,BW=32bit */
  426. #else /* defined(CONFIG_ARCHES) */
  427. /* Memory Bank 1 (FPGA) initialization */
  428. #define CONFIG_SYS_EBC_PB1AP 0x7f8ffe80
  429. #define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_FPGA_BASE | 0x3a000) /* BAS=FPGA,BS=2MB,BU=R/W,BW=16bit*/
  430. #endif /* !defined(CONFIG_ARCHES) */
  431. #define CONFIG_SYS_EBC_CFG 0xbfc00000
  432. /*
  433. * Arches doesn't use PerCS3 but GPIO43, so let's configure the GPIO
  434. * pin multiplexing correctly
  435. */
  436. #if defined(CONFIG_ARCHES)
  437. #define GPIO43_USE GPIO_SEL /* On Arches this pin is used as GPIO */
  438. #else
  439. #define GPIO43_USE GPIO_ALT1 /* On Glacier this pin is used as ALT1 -> PerCS3 */
  440. #endif
  441. /*
  442. * PPC4xx GPIO Configuration
  443. */
  444. #ifdef CONFIG_460EX
  445. /* 460EX: Use USB configuration */
  446. #define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  447. { \
  448. /* GPIO Core 0 */ \
  449. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
  450. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
  451. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
  452. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
  453. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
  454. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
  455. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
  456. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
  457. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
  458. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
  459. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
  460. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
  461. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
  462. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
  463. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
  464. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
  465. {GPIO0_BASE, GPIO_IN , GPIO_SEL, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
  466. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
  467. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
  468. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
  469. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
  470. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
  471. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
  472. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
  473. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
  474. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
  475. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
  476. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
  477. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
  478. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
  479. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
  480. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
  481. }, \
  482. { \
  483. /* GPIO Core 1 */ \
  484. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
  485. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
  486. {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
  487. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
  488. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
  489. {GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
  490. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
  491. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
  492. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
  493. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
  494. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
  495. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
  496. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
  497. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
  498. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
  499. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
  500. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
  501. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
  502. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
  503. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
  504. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
  505. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
  506. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
  507. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
  508. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
  509. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
  510. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
  511. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
  512. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
  513. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
  514. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
  515. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
  516. } \
  517. }
  518. #else
  519. /* 460GT: Use EMAC2+3 configuration */
  520. #define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  521. { \
  522. /* GPIO Core 0 */ \
  523. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
  524. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
  525. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
  526. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
  527. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
  528. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
  529. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
  530. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
  531. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
  532. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
  533. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
  534. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
  535. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
  536. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
  537. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
  538. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
  539. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
  540. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
  541. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
  542. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
  543. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
  544. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
  545. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
  546. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
  547. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
  548. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
  549. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
  550. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
  551. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
  552. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
  553. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
  554. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
  555. }, \
  556. { \
  557. /* GPIO Core 1 */ \
  558. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
  559. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
  560. {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
  561. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
  562. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
  563. {GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
  564. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
  565. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
  566. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
  567. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
  568. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
  569. {GPIO1_BASE, GPIO_OUT, GPIO43_USE, GPIO_OUT_0},/* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
  570. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
  571. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
  572. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
  573. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
  574. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
  575. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
  576. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
  577. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
  578. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
  579. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
  580. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
  581. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
  582. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
  583. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
  584. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
  585. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
  586. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
  587. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
  588. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
  589. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
  590. } \
  591. }
  592. #endif
  593. #endif /* __CONFIG_H */