calimain.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325
  1. /*
  2. * Copyright (C) 2011-2014 OMICRON electronics GmbH
  3. *
  4. * Based on da850evm.h. Original Copyrights follow:
  5. *
  6. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  7. * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #ifndef __CONFIG_H
  12. #define __CONFIG_H
  13. /*
  14. * Board
  15. */
  16. #define CONFIG_DRIVER_TI_EMAC
  17. #define MACH_TYPE_CALIMAIN 3528
  18. #define CONFIG_MACH_TYPE MACH_TYPE_CALIMAIN
  19. /*
  20. * SoC Configuration
  21. */
  22. #define CONFIG_MACH_DAVINCI_CALIMAIN
  23. #define CONFIG_SOC_DA8XX /* TI DA8xx SoC */
  24. #define CONFIG_SOC_DA850 /* TI DA850 SoC */
  25. #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
  26. #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
  27. #define CONFIG_SYS_OSCIN_FREQ calimain_get_osc_freq()
  28. #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
  29. #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
  30. #define CONFIG_SYS_TEXT_BASE 0x60000000
  31. #define CONFIG_DA850_LOWLEVEL
  32. #define CONFIG_ARCH_CPU_INIT
  33. #define CONFIG_DA8XX_GPIO
  34. #define CONFIG_HW_WATCHDOG
  35. #define CONFIG_SYS_WDTTIMERBASE DAVINCI_TIMER1_BASE
  36. #define CONFIG_SYS_WDT_PERIOD_LOW \
  37. (60 * CONFIG_SYS_OSCIN_FREQ) /* 60 s heartbeat */
  38. #define CONFIG_SYS_WDT_PERIOD_HIGH 0x0
  39. #define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11)
  40. /*
  41. * PLL configuration
  42. */
  43. #define CONFIG_SYS_DV_CLKMODE 0
  44. #define CONFIG_SYS_DA850_PLL0_POSTDIV 1
  45. #define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000
  46. #define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001
  47. #define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002
  48. #define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003
  49. #define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002
  50. #define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1
  51. #define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005
  52. #define CONFIG_SYS_DA850_PLL1_POSTDIV 1
  53. #define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000
  54. #define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001
  55. #define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002
  56. #define CONFIG_SYS_DA850_PLL0_PLLM \
  57. ((calimain_get_osc_freq() == 25000000) ? 23 : 24)
  58. #define CONFIG_SYS_DA850_PLL1_PLLM \
  59. ((calimain_get_osc_freq() == 25000000) ? 20 : 21)
  60. /*
  61. * DDR2 memory configuration
  62. */
  63. #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
  64. DV_DDR_PHY_EXT_STRBEN | \
  65. (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
  66. #define CONFIG_SYS_DA850_DDR2_SDBCR ( \
  67. (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \
  68. (1 << DV_DDR_SDCR_DDRDRIVE0_SHIFT) | \
  69. (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
  70. (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
  71. (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
  72. (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
  73. (0x3 << DV_DDR_SDCR_IBANK_SHIFT) | \
  74. (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
  75. /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
  76. #define CONFIG_SYS_DA850_DDR2_SDBCR2 0
  77. #define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
  78. (16 << DV_DDR_SDTMR1_RFC_SHIFT) | \
  79. (1 << DV_DDR_SDTMR1_RP_SHIFT) | \
  80. (1 << DV_DDR_SDTMR1_RCD_SHIFT) | \
  81. (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
  82. (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
  83. (7 << DV_DDR_SDTMR1_RC_SHIFT) | \
  84. (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
  85. (1 << DV_DDR_SDTMR1_WTR_SHIFT))
  86. #define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
  87. (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
  88. (2 << DV_DDR_SDTMR2_XP_SHIFT) | \
  89. (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
  90. (18 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
  91. (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
  92. (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
  93. (2 << DV_DDR_SDTMR2_CKE_SHIFT))
  94. #define CONFIG_SYS_DA850_DDR2_SDRCR 0x000003FF
  95. #define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
  96. /*
  97. * Flash memory timing
  98. */
  99. #define CONFIG_SYS_DA850_CS2CFG ( \
  100. DAVINCI_ABCR_WSETUP(2) | \
  101. DAVINCI_ABCR_WSTROBE(5) | \
  102. DAVINCI_ABCR_WHOLD(3) | \
  103. DAVINCI_ABCR_RSETUP(1) | \
  104. DAVINCI_ABCR_RSTROBE(14) | \
  105. DAVINCI_ABCR_RHOLD(0) | \
  106. DAVINCI_ABCR_TA(3) | \
  107. DAVINCI_ABCR_ASIZE_16BIT)
  108. /* single 64 MB NOR flash device connected to CS2 and CS3 */
  109. #define CONFIG_SYS_DA850_CS3CFG CONFIG_SYS_DA850_CS2CFG
  110. /*
  111. * Memory Info
  112. */
  113. #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
  114. #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
  115. #define PHYS_SDRAM_1_SIZE (128 << 20) /* SDRAM size 128MB */
  116. #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
  117. #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
  118. DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
  119. DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
  120. DAVINCI_SYSCFG_SUSPSRC_UART2 | \
  121. DAVINCI_SYSCFG_SUSPSRC_EMAC | \
  122. DAVINCI_SYSCFG_SUSPSRC_I2C)
  123. /* memtest start addr */
  124. #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
  125. /* memtest will be run on 16MB */
  126. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (16 << 20))
  127. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  128. /*
  129. * Serial Driver info
  130. */
  131. #define CONFIG_SYS_NS16550_SERIAL
  132. #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
  133. #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
  134. #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
  135. #define CONFIG_CONS_INDEX 1 /* use UART0 for console */
  136. #define CONFIG_BAUDRATE 115200 /* Default baud rate */
  137. #define CONFIG_ENV_IS_IN_FLASH
  138. #define CONFIG_FLASH_CFI_DRIVER
  139. #define CONFIG_SYS_FLASH_CFI
  140. #define CONFIG_SYS_FLASH_PROTECTION
  141. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  142. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
  143. #define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
  144. #define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
  145. #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
  146. #define CONFIG_ENV_ADDR \
  147. (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SECT_SZ * 2)
  148. #define CONFIG_ENV_SIZE (128 << 10)
  149. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  150. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  151. #define PHYS_FLASH_SIZE (64 << 20) /* Flash size 64MB */
  152. #define CONFIG_SYS_MAX_FLASH_SECT \
  153. ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ) + 3)
  154. /*
  155. * Network & Ethernet Configuration
  156. */
  157. #ifdef CONFIG_DRIVER_TI_EMAC
  158. #define CONFIG_EMAC_MDIO_PHY_NUM 1
  159. #define CONFIG_MII
  160. #define CONFIG_BOOTP_DNS
  161. #define CONFIG_BOOTP_DNS2
  162. #define CONFIG_BOOTP_SEND_HOSTNAME
  163. #define CONFIG_NET_RETRY_COUNT 10
  164. #endif
  165. /*
  166. * U-Boot general configuration
  167. */
  168. #define CONFIG_BOOTFILE "uImage" /* Boot file name */
  169. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  170. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  171. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  172. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
  173. #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
  174. #define CONFIG_LOADADDR 0xc0700000
  175. #define CONFIG_AUTO_COMPLETE
  176. #define CONFIG_CMDLINE_EDITING
  177. #define CONFIG_SYS_LONGHELP
  178. #define CONFIG_CRC32_VERIFY
  179. #define CONFIG_MX_CYCLIC
  180. /*
  181. * Linux Information
  182. */
  183. #define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
  184. #define CONFIG_CMDLINE_TAG
  185. #define CONFIG_REVISION_TAG
  186. #define CONFIG_SETUP_MEMORY_TAGS
  187. #define CONFIG_BOOTARGS ""
  188. #define CONFIG_BOOTCOMMAND "run checkupdate; run checkbutton;"
  189. #define CONFIG_BOOT_RETRY_TIME 60 /* continue boot after 60 s inactivity */
  190. #define CONFIG_RESET_TO_RETRY
  191. /*
  192. * Default environment settings
  193. * gpio0 = button, gpio1 = led green, gpio2 = led red
  194. * verify = n ... disable kernel checksum verification for faster booting
  195. */
  196. #define CONFIG_EXTRA_ENV_SETTINGS \
  197. "tftpdir=calimero\0" \
  198. "flashkernel=tftpboot $loadaddr $tftpdir/uImage; " \
  199. "erase 0x60800000 +0x400000; " \
  200. "cp.b $loadaddr 0x60800000 $filesize\0" \
  201. "flashrootfs=" \
  202. "tftpboot $loadaddr $tftpdir/rootfs.jffs2; " \
  203. "erase 0x60c00000 +0x2e00000; " \
  204. "cp.b $loadaddr 0x60c00000 $filesize\0" \
  205. "flashuboot=tftpboot $loadaddr $tftpdir/u-boot.bin; " \
  206. "protect off all; " \
  207. "erase 0x60000000 +0x80000; " \
  208. "cp.b $loadaddr 0x60000000 $filesize\0" \
  209. "flashrlk=tftpboot $loadaddr $tftpdir/uImage-rlk; " \
  210. "erase 0x60080000 +0x780000; " \
  211. "cp.b $loadaddr 0x60080000 $filesize\0" \
  212. "erase_persistent=erase 0x63a00000 +0x600000;\0" \
  213. "bootnor=setenv bootargs console=ttyS2,115200n8 " \
  214. "root=/dev/mtdblock3 rw rootfstype=jffs2 " \
  215. "rootwait ethaddr=$ethaddr; " \
  216. "gpio c 1; gpio s 2; bootm 0x60800000\0" \
  217. "bootrlk=gpio s 1; gpio s 2;" \
  218. "setenv bootargs console=ttyS2,115200n8 " \
  219. "ethaddr=$ethaddr; bootm 0x60080000\0" \
  220. "boottftp=setenv bootargs console=ttyS2,115200n8 " \
  221. "root=/dev/mtdblock3 rw rootfstype=jffs2 " \
  222. "rootwait ethaddr=$ethaddr; " \
  223. "tftpboot $loadaddr $tftpdir/uImage;" \
  224. "gpio c 1; gpio s 2; bootm $loadaddr\0" \
  225. "checkupdate=if test -n $update_flag; then " \
  226. "echo Previous update failed - starting RLK; " \
  227. "run bootrlk; fi; " \
  228. "if test -n $initial_setup; then " \
  229. "echo Running initial setup procedure; " \
  230. "sleep 1; run flashall; fi\0" \
  231. "product=accessory\0" \
  232. "serial=XX12345\0" \
  233. "checknor=" \
  234. "if gpio i 0; then run bootnor; fi;\0" \
  235. "checkrlk=" \
  236. "if gpio i 0; then run bootrlk; fi;\0" \
  237. "checkbutton=" \
  238. "run checknor; sleep 1;" \
  239. "run checknor; sleep 1;" \
  240. "run checknor; sleep 1;" \
  241. "run checknor; sleep 1;" \
  242. "run checknor;" \
  243. "gpio s 1; gpio s 2;" \
  244. "echo ---- Release button to boot RLK ----;" \
  245. "run checkrlk; sleep 1;" \
  246. "run checkrlk; sleep 1;" \
  247. "run checkrlk; sleep 1;" \
  248. "run checkrlk; sleep 1;" \
  249. "run checkrlk; sleep 1;" \
  250. "run checkrlk;" \
  251. "echo ---- Factory reset requested ----;" \
  252. "gpio c 1;" \
  253. "setenv factory_reset true;" \
  254. "saveenv;" \
  255. "run bootnor;\0" \
  256. "flashall=run flashrlk;" \
  257. "run flashkernel;" \
  258. "run flashrootfs;" \
  259. "setenv erase_datafs true;" \
  260. "setenv initial_setup;" \
  261. "saveenv;" \
  262. "run bootnor;\0" \
  263. "verify=n\0" \
  264. "clearenv=protect off all;" \
  265. "erase 0x60040000 +0x40000;\0" \
  266. "bootlimit=3\0" \
  267. "altbootcmd=run bootrlk\0"
  268. #define CONFIG_PREBOOT \
  269. "echo Version: $ver; " \
  270. "echo Serial: $serial; " \
  271. "echo MAC: $ethaddr; " \
  272. "echo Product: $product; " \
  273. "gpio c 1; gpio c 2;"
  274. /*
  275. * U-Boot commands
  276. */
  277. #define CONFIG_CMD_ENV
  278. #define CONFIG_CMD_DIAG
  279. #define CONFIG_CMD_SAVES
  280. #ifndef CONFIG_DRIVER_TI_EMAC
  281. #endif
  282. /* additions for new relocation code, must added to all boards */
  283. #define CONFIG_SYS_SDRAM_BASE 0xc0000000
  284. /* initial stack pointer in internal SRAM */
  285. #define CONFIG_SYS_INIT_SP_ADDR (0x8001ff00)
  286. #define CONFIG_BOOTCOUNT_LIMIT
  287. #define CONFIG_SYS_BOOTCOUNT_LE /* Use little-endian accessors */
  288. #define CONFIG_SYS_BOOTCOUNT_ADDR DAVINCI_RTC_BASE
  289. #ifndef __ASSEMBLY__
  290. int calimain_get_osc_freq(void);
  291. #endif
  292. #endif /* __CONFIG_H */