bubinga.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. /*
  2. * (C) Copyright 2000-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * board/config.h - configuration options, board specific
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * High Level Configuration Options
  14. * (easy to change)
  15. */
  16. #define CONFIG_405EP 1 /* This is a PPC405 CPU */
  17. #define CONFIG_BUBINGA 1 /* ...on a BUBINGA board */
  18. #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
  19. /*
  20. * Include common defines/options for all AMCC eval boards
  21. */
  22. #define CONFIG_HOSTNAME bubinga
  23. #include "amcc-common.h"
  24. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  25. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  26. #define CONFIG_NO_SERIAL_EEPROM
  27. /*#undef CONFIG_NO_SERIAL_EEPROM*/
  28. /*----------------------------------------------------------------------------*/
  29. #ifdef CONFIG_NO_SERIAL_EEPROM
  30. /*
  31. !-------------------------------------------------------------------------------
  32. ! Defines for entry options.
  33. ! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
  34. ! are plugged in the board will be utilized as non-ECC DIMMs.
  35. !-------------------------------------------------------------------------------
  36. */
  37. #define AUTO_MEMORY_CONFIG
  38. #define DIMM_READ_ADDR 0xAB
  39. #define DIMM_WRITE_ADDR 0xAA
  40. /*
  41. !-------------------------------------------------------------------------------
  42. ! PLL settings for 266MHz CPU, 133MHz PLB/SDRAM, 66MHz EBC, 33MHz PCI,
  43. ! assuming a 33MHz input clock to the 405EP from the C9531.
  44. !-------------------------------------------------------------------------------
  45. */
  46. #define PLLMR0_DEFAULT PLLMR0_266_133_66
  47. #define PLLMR1_DEFAULT PLLMR1_266_133_66
  48. #endif
  49. /*----------------------------------------------------------------------------*/
  50. /*
  51. * Define here the location of the environment variables (FLASH or NVRAM).
  52. * Note: DENX encourages to use redundant environment in FLASH. NVRAM is only
  53. * supported for backward compatibility.
  54. */
  55. #if 1
  56. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  57. #else
  58. #define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
  59. #endif
  60. /*
  61. * Default environment variables
  62. */
  63. #define CONFIG_EXTRA_ENV_SETTINGS \
  64. CONFIG_AMCC_DEF_ENV \
  65. CONFIG_AMCC_DEF_ENV_PPC \
  66. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  67. "kernel_addr=fff80000\0" \
  68. "ramdisk_addr=fff90000\0" \
  69. ""
  70. #define CONFIG_PHY_ADDR 1 /* PHY address */
  71. #define CONFIG_HAS_ETH0
  72. #define CONFIG_HAS_ETH1
  73. #define CONFIG_PHY1_ADDR 2 /* EMAC1 PHY address */
  74. #define CONFIG_RTC_DS174x 1 /* use DS1743 RTC in Bubinga */
  75. /*
  76. * Commands additional to the ones defined in amcc-common.h
  77. */
  78. #define CONFIG_CMD_DATE
  79. #define CONFIG_CMD_PCI
  80. #define CONFIG_CMD_SDRAM
  81. #define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */
  82. /*
  83. * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
  84. * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
  85. * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD value.
  86. * The Linux BASE_BAUD define should match this configuration.
  87. * baseBaud = cpuClock/(uartDivisor*16)
  88. * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
  89. * set Linux BASE_BAUD to 403200.
  90. */
  91. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  92. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
  93. #undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
  94. #define CONFIG_SYS_BASE_BAUD 691200
  95. /*-----------------------------------------------------------------------
  96. * I2C stuff
  97. *-----------------------------------------------------------------------
  98. */
  99. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
  100. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } /* avoid i2c probe hangup (?) */
  101. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 6 /* 24C02 requires 5ms delay */
  102. #if defined(CONFIG_CMD_EEPROM)
  103. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C boot EEPROM (24C02W) */
  104. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  105. #endif
  106. /*-----------------------------------------------------------------------
  107. * PCI stuff
  108. *-----------------------------------------------------------------------
  109. */
  110. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  111. #define PCI_HOST_FORCE 1 /* configure as pci host */
  112. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  113. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  114. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  115. /* resource configuration */
  116. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  117. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  118. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  119. #define CONFIG_SYS_PCI_CLASSCODE 0x0600 /* PCI Class Code: bridge/host */
  120. #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
  121. #define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
  122. #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  123. #define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
  124. #define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
  125. #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  126. /*-----------------------------------------------------------------------
  127. * External peripheral base address
  128. *-----------------------------------------------------------------------
  129. */
  130. #define CONFIG_SYS_KEY_REG_BASE_ADDR 0xF0100000
  131. #define CONFIG_SYS_IR_REG_BASE_ADDR 0xF0200000
  132. #define CONFIG_SYS_FPGA_REG_BASE_ADDR 0xF0300000
  133. /*-----------------------------------------------------------------------
  134. * Start addresses for the final memory configuration
  135. * (Set up by the startup code)
  136. */
  137. #define CONFIG_SYS_SRAM_BASE 0xFFF00000
  138. #define CONFIG_SYS_SRAM_SIZE (256 << 10)
  139. #define CONFIG_SYS_FLASH_BASE 0xFFF80000
  140. /*-----------------------------------------------------------------------
  141. * FLASH organization
  142. */
  143. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  144. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  145. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  146. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  147. #define CONFIG_SYS_FLASH_ADDR0 0x5555
  148. #define CONFIG_SYS_FLASH_ADDR1 0x2aaa
  149. #define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
  150. #ifdef CONFIG_ENV_IS_IN_FLASH
  151. #define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
  152. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
  153. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  154. /* Address and size of Redundant Environment Sector */
  155. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  156. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  157. #endif /* CONFIG_ENV_IS_IN_FLASH */
  158. /*-----------------------------------------------------------------------
  159. * NVRAM organization
  160. */
  161. #define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
  162. #define CONFIG_SYS_NVRAM_SIZE 0x1ff8 /* NVRAM size */
  163. #ifdef CONFIG_ENV_IS_IN_NVRAM
  164. #define CONFIG_ENV_SIZE 0x0ff8 /* Size of Environment vars */
  165. #define CONFIG_ENV_ADDR \
  166. (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE) /* Env */
  167. #endif
  168. /*
  169. * Init Memory Controller:
  170. *
  171. * BR0/1 and OR0/1 (FLASH)
  172. */
  173. #define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
  174. #define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
  175. /*-----------------------------------------------------------------------
  176. * Definitions for initial stack pointer and data area (in data cache)
  177. */
  178. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  179. #define CONFIG_SYS_TEMP_STACK_OCM 1
  180. /* On Chip Memory location */
  181. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  182. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  183. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
  184. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
  185. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  186. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  187. /*-----------------------------------------------------------------------
  188. * External Bus Controller (EBC) Setup
  189. */
  190. /* Memory Bank 0 (Flash/SRAM) initialization */
  191. #define CONFIG_SYS_EBC_PB0AP 0x04006000
  192. #define CONFIG_SYS_EBC_PB0CR 0xFFF18000 /* BAS=0xFFF,BS=1MB,BU=R/W,BW=8bit */
  193. /* Memory Bank 1 (NVRAM/RTC) initialization */
  194. #define CONFIG_SYS_EBC_PB1AP 0x04041000
  195. #define CONFIG_SYS_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  196. /* Memory Bank 2 (not used) initialization */
  197. #define CONFIG_SYS_EBC_PB2AP 0x00000000
  198. #define CONFIG_SYS_EBC_PB2CR 0x00000000
  199. /* Memory Bank 2 (not used) initialization */
  200. #define CONFIG_SYS_EBC_PB3AP 0x00000000
  201. #define CONFIG_SYS_EBC_PB3CR 0x00000000
  202. /* Memory Bank 4 (FPGA regs) initialization */
  203. #define CONFIG_SYS_EBC_PB4AP 0x01815000
  204. #define CONFIG_SYS_EBC_PB4CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
  205. /*-----------------------------------------------------------------------
  206. * Definitions for Serial Presence Detect EEPROM address
  207. * (to get SDRAM settings)
  208. */
  209. #define SPD_EEPROM_ADDRESS 0x55
  210. /*-----------------------------------------------------------------------
  211. * Definitions for GPIO setup (PPC405EP specific)
  212. *
  213. * GPIO0[0] - External Bus Controller BLAST output
  214. * GPIO0[1-9] - Instruction trace outputs
  215. * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
  216. * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs
  217. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  218. * GPIO0[24-27] - UART0 control signal inputs/outputs
  219. * GPIO0[28-29] - UART1 data signal input/output
  220. * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
  221. */
  222. #define CONFIG_SYS_GPIO0_OSRL 0x55555555
  223. #define CONFIG_SYS_GPIO0_OSRH 0x40000110
  224. #define CONFIG_SYS_GPIO0_ISR1L 0x00000000
  225. #define CONFIG_SYS_GPIO0_ISR1H 0x15555445
  226. #define CONFIG_SYS_GPIO0_TSRL 0x00000000
  227. #define CONFIG_SYS_GPIO0_TSRH 0x00000000
  228. #define CONFIG_SYS_GPIO0_TCR 0xFFFF8014
  229. /*-----------------------------------------------------------------------
  230. * Some BUBINGA stuff...
  231. */
  232. #define NVRAM_BASE 0xF0000000
  233. #define FPGA_REG0 0xF0300000 /* FPGA Reg 0 */
  234. #define FPGA_REG1 0xF0300001 /* FPGA Reg 1 */
  235. #define NVRVFY1 0x4f532d4f /* used to determine if state data in */
  236. #define NVRVFY2 0x50454e00 /* NVRAM initialized (ascii for OS-OPEN)*/
  237. #define FPGA_REG0_F_RANGE 0x80 /* SDRAM PLL freq range */
  238. #define FPGA_REG0_EXT_INT_DIS 0x20 /* External interface disable */
  239. #define FPGA_REG0_LED_MASK 0x07 /* Board LEDs DS9, DS10, and DS11 */
  240. #define FPGA_REG0_LED0 0x04 /* Turn on LED0 */
  241. #define FPGA_REG0_LED1 0x02 /* Turn on LED1 */
  242. #define FPGA_REG0_LED2 0x01 /* Turn on LED2 */
  243. #define FPGA_REG1_SSPEC_DIS 0x80 /* C9531 Spread Spectrum disabled */
  244. #define FPGA_REG1_OFFBD_PCICLK 0x40 /* Onboard PCI clock selected */
  245. #define FPGA_REG1_CLOCK_MASK 0x30 /* Mask for C9531 output freq select */
  246. #define FPGA_REG1_CLOCK_BIT_SHIFT 4
  247. #define FPGA_REG1_PCI_INT_ARB 0x08 /* PCI Internal arbiter selected */
  248. #define FPGA_REG1_PCI_FREQ 0x04 /* PCI Frequency select */
  249. #define FPGA_REG1_OFFB_FLASH 0x02 /* Off board flash */
  250. #define FPGA_REG1_SRAM_BOOT 0x01 /* SRAM at 0xFFF80000 not Flash */
  251. #endif /* __CONFIG_H */