123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302 |
- /*
- * (C) Copyright 2000-2005
- * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
- *
- * SPDX-License-Identifier: GPL-2.0+
- */
- /*
- * board/config.h - configuration options, board specific
- */
- #ifndef __CONFIG_H
- #define __CONFIG_H
- /*
- * High Level Configuration Options
- * (easy to change)
- */
- #define CONFIG_405EP 1 /* This is a PPC405 CPU */
- #define CONFIG_BUBINGA 1 /* ...on a BUBINGA board */
- #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
- /*
- * Include common defines/options for all AMCC eval boards
- */
- #define CONFIG_HOSTNAME bubinga
- #include "amcc-common.h"
- #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
- #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
- #define CONFIG_NO_SERIAL_EEPROM
- /*#undef CONFIG_NO_SERIAL_EEPROM*/
- /*----------------------------------------------------------------------------*/
- #ifdef CONFIG_NO_SERIAL_EEPROM
- /*
- !-------------------------------------------------------------------------------
- ! Defines for entry options.
- ! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
- ! are plugged in the board will be utilized as non-ECC DIMMs.
- !-------------------------------------------------------------------------------
- */
- #define AUTO_MEMORY_CONFIG
- #define DIMM_READ_ADDR 0xAB
- #define DIMM_WRITE_ADDR 0xAA
- /*
- !-------------------------------------------------------------------------------
- ! PLL settings for 266MHz CPU, 133MHz PLB/SDRAM, 66MHz EBC, 33MHz PCI,
- ! assuming a 33MHz input clock to the 405EP from the C9531.
- !-------------------------------------------------------------------------------
- */
- #define PLLMR0_DEFAULT PLLMR0_266_133_66
- #define PLLMR1_DEFAULT PLLMR1_266_133_66
- #endif
- /*----------------------------------------------------------------------------*/
- /*
- * Define here the location of the environment variables (FLASH or NVRAM).
- * Note: DENX encourages to use redundant environment in FLASH. NVRAM is only
- * supported for backward compatibility.
- */
- #if 1
- #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
- #else
- #define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
- #endif
- /*
- * Default environment variables
- */
- #define CONFIG_EXTRA_ENV_SETTINGS \
- CONFIG_AMCC_DEF_ENV \
- CONFIG_AMCC_DEF_ENV_PPC \
- CONFIG_AMCC_DEF_ENV_NOR_UPD \
- "kernel_addr=fff80000\0" \
- "ramdisk_addr=fff90000\0" \
- ""
- #define CONFIG_PHY_ADDR 1 /* PHY address */
- #define CONFIG_HAS_ETH0
- #define CONFIG_HAS_ETH1
- #define CONFIG_PHY1_ADDR 2 /* EMAC1 PHY address */
- #define CONFIG_RTC_DS174x 1 /* use DS1743 RTC in Bubinga */
- /*
- * Commands additional to the ones defined in amcc-common.h
- */
- #define CONFIG_CMD_DATE
- #define CONFIG_CMD_PCI
- #define CONFIG_CMD_SDRAM
- #define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */
- /*
- * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
- * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
- * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD value.
- * The Linux BASE_BAUD define should match this configuration.
- * baseBaud = cpuClock/(uartDivisor*16)
- * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
- * set Linux BASE_BAUD to 403200.
- */
- #define CONFIG_CONS_INDEX 1 /* Use UART0 */
- #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
- #undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
- #define CONFIG_SYS_BASE_BAUD 691200
- /*-----------------------------------------------------------------------
- * I2C stuff
- *-----------------------------------------------------------------------
- */
- #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
- #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } /* avoid i2c probe hangup (?) */
- #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 6 /* 24C02 requires 5ms delay */
- #if defined(CONFIG_CMD_EEPROM)
- #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C boot EEPROM (24C02W) */
- #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
- #endif
- /*-----------------------------------------------------------------------
- * PCI stuff
- *-----------------------------------------------------------------------
- */
- #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
- #define PCI_HOST_FORCE 1 /* configure as pci host */
- #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
- #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
- #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
- /* resource configuration */
- #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
- #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
- #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
- #define CONFIG_SYS_PCI_CLASSCODE 0x0600 /* PCI Class Code: bridge/host */
- #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
- #define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
- #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
- #define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
- #define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
- #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
- /*-----------------------------------------------------------------------
- * External peripheral base address
- *-----------------------------------------------------------------------
- */
- #define CONFIG_SYS_KEY_REG_BASE_ADDR 0xF0100000
- #define CONFIG_SYS_IR_REG_BASE_ADDR 0xF0200000
- #define CONFIG_SYS_FPGA_REG_BASE_ADDR 0xF0300000
- /*-----------------------------------------------------------------------
- * Start addresses for the final memory configuration
- * (Set up by the startup code)
- */
- #define CONFIG_SYS_SRAM_BASE 0xFFF00000
- #define CONFIG_SYS_SRAM_SIZE (256 << 10)
- #define CONFIG_SYS_FLASH_BASE 0xFFF80000
- /*-----------------------------------------------------------------------
- * FLASH organization
- */
- #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
- #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
- #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
- #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
- #define CONFIG_SYS_FLASH_ADDR0 0x5555
- #define CONFIG_SYS_FLASH_ADDR1 0x2aaa
- #define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
- #ifdef CONFIG_ENV_IS_IN_FLASH
- #define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
- #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
- #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
- /* Address and size of Redundant Environment Sector */
- #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
- #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
- #endif /* CONFIG_ENV_IS_IN_FLASH */
- /*-----------------------------------------------------------------------
- * NVRAM organization
- */
- #define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
- #define CONFIG_SYS_NVRAM_SIZE 0x1ff8 /* NVRAM size */
- #ifdef CONFIG_ENV_IS_IN_NVRAM
- #define CONFIG_ENV_SIZE 0x0ff8 /* Size of Environment vars */
- #define CONFIG_ENV_ADDR \
- (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE) /* Env */
- #endif
- /*
- * Init Memory Controller:
- *
- * BR0/1 and OR0/1 (FLASH)
- */
- #define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
- #define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
- /*-----------------------------------------------------------------------
- * Definitions for initial stack pointer and data area (in data cache)
- */
- /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
- #define CONFIG_SYS_TEMP_STACK_OCM 1
- /* On Chip Memory location */
- #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
- #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
- #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
- #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
- #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
- #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
- /*-----------------------------------------------------------------------
- * External Bus Controller (EBC) Setup
- */
- /* Memory Bank 0 (Flash/SRAM) initialization */
- #define CONFIG_SYS_EBC_PB0AP 0x04006000
- #define CONFIG_SYS_EBC_PB0CR 0xFFF18000 /* BAS=0xFFF,BS=1MB,BU=R/W,BW=8bit */
- /* Memory Bank 1 (NVRAM/RTC) initialization */
- #define CONFIG_SYS_EBC_PB1AP 0x04041000
- #define CONFIG_SYS_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
- /* Memory Bank 2 (not used) initialization */
- #define CONFIG_SYS_EBC_PB2AP 0x00000000
- #define CONFIG_SYS_EBC_PB2CR 0x00000000
- /* Memory Bank 2 (not used) initialization */
- #define CONFIG_SYS_EBC_PB3AP 0x00000000
- #define CONFIG_SYS_EBC_PB3CR 0x00000000
- /* Memory Bank 4 (FPGA regs) initialization */
- #define CONFIG_SYS_EBC_PB4AP 0x01815000
- #define CONFIG_SYS_EBC_PB4CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
- /*-----------------------------------------------------------------------
- * Definitions for Serial Presence Detect EEPROM address
- * (to get SDRAM settings)
- */
- #define SPD_EEPROM_ADDRESS 0x55
- /*-----------------------------------------------------------------------
- * Definitions for GPIO setup (PPC405EP specific)
- *
- * GPIO0[0] - External Bus Controller BLAST output
- * GPIO0[1-9] - Instruction trace outputs
- * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
- * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs
- * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
- * GPIO0[24-27] - UART0 control signal inputs/outputs
- * GPIO0[28-29] - UART1 data signal input/output
- * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
- */
- #define CONFIG_SYS_GPIO0_OSRL 0x55555555
- #define CONFIG_SYS_GPIO0_OSRH 0x40000110
- #define CONFIG_SYS_GPIO0_ISR1L 0x00000000
- #define CONFIG_SYS_GPIO0_ISR1H 0x15555445
- #define CONFIG_SYS_GPIO0_TSRL 0x00000000
- #define CONFIG_SYS_GPIO0_TSRH 0x00000000
- #define CONFIG_SYS_GPIO0_TCR 0xFFFF8014
- /*-----------------------------------------------------------------------
- * Some BUBINGA stuff...
- */
- #define NVRAM_BASE 0xF0000000
- #define FPGA_REG0 0xF0300000 /* FPGA Reg 0 */
- #define FPGA_REG1 0xF0300001 /* FPGA Reg 1 */
- #define NVRVFY1 0x4f532d4f /* used to determine if state data in */
- #define NVRVFY2 0x50454e00 /* NVRAM initialized (ascii for OS-OPEN)*/
- #define FPGA_REG0_F_RANGE 0x80 /* SDRAM PLL freq range */
- #define FPGA_REG0_EXT_INT_DIS 0x20 /* External interface disable */
- #define FPGA_REG0_LED_MASK 0x07 /* Board LEDs DS9, DS10, and DS11 */
- #define FPGA_REG0_LED0 0x04 /* Turn on LED0 */
- #define FPGA_REG0_LED1 0x02 /* Turn on LED1 */
- #define FPGA_REG0_LED2 0x01 /* Turn on LED2 */
- #define FPGA_REG1_SSPEC_DIS 0x80 /* C9531 Spread Spectrum disabled */
- #define FPGA_REG1_OFFBD_PCICLK 0x40 /* Onboard PCI clock selected */
- #define FPGA_REG1_CLOCK_MASK 0x30 /* Mask for C9531 output freq select */
- #define FPGA_REG1_CLOCK_BIT_SHIFT 4
- #define FPGA_REG1_PCI_INT_ARB 0x08 /* PCI Internal arbiter selected */
- #define FPGA_REG1_PCI_FREQ 0x04 /* PCI Frequency select */
- #define FPGA_REG1_OFFB_FLASH 0x02 /* Off board flash */
- #define FPGA_REG1_SRAM_BOOT 0x01 /* SRAM at 0xFFF80000 not Flash */
- #endif /* __CONFIG_H */
|