bf548-ezkit.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /*
  2. * U-Boot - Configuration file for BF548 STAMP board
  3. */
  4. #ifndef __CONFIG_BF548_EZKIT_H__
  5. #define __CONFIG_BF548_EZKIT_H__
  6. #include <asm/config-pre.h>
  7. /*
  8. * Processor Settings
  9. */
  10. #define CONFIG_BFIN_CPU bf548-0.0
  11. #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_PARA
  12. /*
  13. * Clock Settings
  14. * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
  15. * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
  16. */
  17. /* CONFIG_CLKIN_HZ is any value in Hz */
  18. #define CONFIG_CLKIN_HZ 25000000
  19. /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
  20. /* 1 = CLKIN / 2 */
  21. #define CONFIG_CLKIN_HALF 0
  22. /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
  23. /* 1 = bypass PLL */
  24. #define CONFIG_PLL_BYPASS 0
  25. /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
  26. /* Values can range from 0-63 (where 0 means 64) */
  27. #define CONFIG_VCO_MULT 21
  28. /* CCLK_DIV controls the core clock divider */
  29. /* Values can be 1, 2, 4, or 8 ONLY */
  30. #define CONFIG_CCLK_DIV 1
  31. /* SCLK_DIV controls the system clock divider */
  32. /* Values can range from 1-15 */
  33. #define CONFIG_SCLK_DIV 4
  34. /*
  35. * Memory Settings
  36. */
  37. #define CONFIG_MEM_ADD_WDTH 10
  38. #define CONFIG_MEM_SIZE 64
  39. #define CONFIG_EBIU_DDRCTL0_VAL 0x218A83FE
  40. #define CONFIG_EBIU_DDRCTL1_VAL 0x20022222
  41. #define CONFIG_EBIU_DDRCTL2_VAL 0x00000021
  42. /* Default EZ-Kit bank mapping:
  43. * Async Bank 0 - 32MB Burst Flash
  44. * Async Bank 1 - Ethernet
  45. * Async Bank 2 - Nothing
  46. * Async Bank 3 - Nothing
  47. */
  48. #define CONFIG_EBIU_AMGCTL_VAL 0xFF
  49. #define CONFIG_EBIU_AMBCTL0_VAL 0x7BB07BB0
  50. #define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0
  51. #define CONFIG_EBIU_FCTL_VAL (BCLK_4)
  52. #define CONFIG_EBIU_MODE_VAL (B0MODE_FLASH)
  53. #define CONFIG_SYS_MONITOR_LEN (1024 * 1024)
  54. #define CONFIG_SYS_MALLOC_LEN (768 * 1024)
  55. /*
  56. * Network Settings
  57. */
  58. #define ADI_CMDS_NETWORK 1
  59. #define CONFIG_SMC911X 1
  60. #define CONFIG_SMC911X_BASE 0x24000000
  61. #define CONFIG_SMC911X_16_BIT
  62. #define CONFIG_HOSTNAME bf548-ezkit
  63. /*
  64. * Flash Settings
  65. */
  66. #define CONFIG_FLASH_CFI_DRIVER
  67. #define CONFIG_SYS_FLASH_BASE 0x20000000
  68. #define CONFIG_SYS_FLASH_CFI
  69. #define CONFIG_SYS_FLASH_PROTECTION
  70. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  71. #define CONFIG_SYS_MAX_FLASH_SECT 259
  72. /*
  73. * SPI Settings
  74. */
  75. #define CONFIG_BFIN_SPI
  76. #define CONFIG_ENV_SPI_MAX_HZ 30000000
  77. #define CONFIG_SF_DEFAULT_SPEED 30000000
  78. /*
  79. * Env Storage Settings
  80. */
  81. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
  82. #define CONFIG_ENV_IS_IN_SPI_FLASH
  83. #define CONFIG_ENV_OFFSET 0x10000
  84. #define CONFIG_ENV_SIZE 0x2000
  85. #define CONFIG_ENV_SECT_SIZE 0x10000
  86. #define CONFIG_ENV_IS_EMBEDDED_IN_LDR
  87. #elif (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_NAND)
  88. #define CONFIG_ENV_IS_IN_NAND
  89. #define CONFIG_ENV_OFFSET 0x60000
  90. #define CONFIG_ENV_SIZE 0x20000
  91. #else
  92. /* The BF548-EZKIT uses a top boot flash */
  93. #define CONFIG_ENV_IS_IN_FLASH 1
  94. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
  95. #define CONFIG_ENV_OFFSET (0x1000000 - CONFIG_ENV_SECT_SIZE)
  96. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
  97. #define CONFIG_ENV_SECT_SIZE 0x8000
  98. #endif
  99. /*
  100. * NAND Settings
  101. */
  102. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_NAND)
  103. #define CONFIG_BFIN_NFC_CTL_VAL 0x0033
  104. #define CONFIG_BFIN_NFC_BOOTROM_ECC
  105. #define CONFIG_DRIVER_NAND_BFIN
  106. #define CONFIG_SYS_NAND_BASE 0 /* not actually used */
  107. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  108. #endif
  109. /*
  110. * I2C Settings
  111. */
  112. #define CONFIG_SYS_I2C
  113. #define CONFIG_SYS_I2C_ADI
  114. /*
  115. * SATA
  116. */
  117. #if !defined(__ADSPBF544__)
  118. #define CONFIG_LIBATA
  119. #define CONFIG_SYS_SATA_MAX_DEVICE 1
  120. #define CONFIG_LBA48
  121. #define CONFIG_PATA_BFIN
  122. #define CONFIG_BFIN_ATAPI_BASE_ADDR 0xFFC03800
  123. #define CONFIG_BFIN_ATA_MODE XFER_PIO_4
  124. #endif
  125. /*
  126. * SDH Settings
  127. */
  128. #if !defined(__ADSPBF544__)
  129. #define CONFIG_GENERIC_MMC
  130. #define CONFIG_BFIN_SDH
  131. #endif
  132. /*
  133. * USB Settings
  134. */
  135. #if !defined(__ADSPBF544__)
  136. #define CONFIG_USB_MUSB_HCD
  137. #define CONFIG_USB_BLACKFIN
  138. #define CONFIG_USB_MUSB_TIMEOUT 100000
  139. #endif
  140. /*
  141. * Misc Settings
  142. */
  143. #define CONFIG_BOARD_EARLY_INIT_F
  144. #define CONFIG_BOARD_SIZE_LIMIT $$(( 512 * 1024 ))
  145. #define CONFIG_RTC_BFIN
  146. #define CONFIG_UART_CONSOLE 1
  147. #define CONFIG_BFIN_SPI_IMG_SIZE 0x50000
  148. #define CONFIG_ADI_GPIO2
  149. #ifdef CONFIG_VIDEO
  150. #define EASYLOGO_HEADER < asm/bfin_logo_230x230_gzip.h >
  151. #define CONFIG_DEB_DMA_URGENT
  152. #endif
  153. /* Define if want to do post memory test */
  154. #undef CONFIG_POST
  155. #ifdef CONFIG_POST
  156. #define CONFIG_POST_BSPEC1_GPIO_LEDS \
  157. GPIO_PG6, GPIO_PG7, GPIO_PG8, GPIO_PG9, GPIO_PG10, GPIO_PG11,
  158. #define CONFIG_POST_BSPEC2_GPIO_BUTTONS \
  159. GPIO_PB8, GPIO_PB9, GPIO_PB10, GPIO_PB11
  160. #define CONFIG_POST_BSPEC2_GPIO_NAMES \
  161. 13, 12, 11, 10,
  162. #define CONFIG_SYS_POST_FLASH_START 10
  163. #define CONFIG_SYS_POST_FLASH_END 127
  164. #endif
  165. /*
  166. * Pull in common ADI header for remaining command/environment setup
  167. */
  168. #include <configs/bfin_adi_common.h>
  169. #endif