acadia.h 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /************************************************************************
  8. * acadia.h - configuration for AMCC Acadia (405EZ)
  9. ***********************************************************************/
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*-----------------------------------------------------------------------
  13. * High Level Configuration Options
  14. *----------------------------------------------------------------------*/
  15. #define CONFIG_ACADIA 1 /* Board is Acadia */
  16. #define CONFIG_405EZ 1 /* Specifc 405EZ support*/
  17. #ifndef CONFIG_SYS_TEXT_BASE
  18. #define CONFIG_SYS_TEXT_BASE 0xFFF80000
  19. #endif
  20. /*
  21. * Include common defines/options for all AMCC eval boards
  22. */
  23. #define CONFIG_HOSTNAME acadia
  24. #include "amcc-common.h"
  25. /* Detect Acadia PLL input clock automatically via CPLD bit */
  26. #define CONFIG_SYS_CLK_FREQ ((in8(CONFIG_SYS_CPLD_BASE + 0) == 0x0c) ? \
  27. 66666666 : 33333000)
  28. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  29. #define CONFIG_MISC_INIT_F 1 /* Call misc_init_f */
  30. #define CONFIG_NO_SERIAL_EEPROM
  31. /*#undef CONFIG_NO_SERIAL_EEPROM*/
  32. #ifdef CONFIG_NO_SERIAL_EEPROM
  33. /*----------------------------------------------------------------------------
  34. * PLL settings for 266MHz CPU, 133MHz PLB/SDRAM, 66MHz EBC, 33MHz PCI,
  35. * assuming a 66MHz input clock to the 405EZ.
  36. *---------------------------------------------------------------------------*/
  37. /* #define PLLMR0_100_100_12 */
  38. #define PLLMR0_200_133_66
  39. /* #define PLLMR0_266_160_80 */
  40. /* #define PLLMR0_333_166_83 */
  41. #endif
  42. /*-----------------------------------------------------------------------
  43. * Base addresses -- Note these are effective addresses where the
  44. * actual resources get mapped (not physical addresses)
  45. *----------------------------------------------------------------------*/
  46. #define CONFIG_SYS_FLASH_BASE 0xfe000000
  47. #define CONFIG_SYS_CPLD_BASE 0x80000000
  48. #define CONFIG_SYS_NAND_ADDR 0xd0000000
  49. #define CONFIG_SYS_USB_HOST 0xef603000 /* USB OHCI 1.1 controller */
  50. /*-----------------------------------------------------------------------
  51. * Initial RAM & stack pointer
  52. *----------------------------------------------------------------------*/
  53. #define CONFIG_SYS_TEMP_STACK_OCM 1 /* OCM as init ram */
  54. /* On Chip Memory location */
  55. #define CONFIG_SYS_OCM_DATA_ADDR 0xf8000000
  56. #define CONFIG_SYS_OCM_DATA_SIZE 0x4000 /* 16K of onchip SRAM */
  57. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SRAM */
  58. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
  59. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  60. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  61. /*-----------------------------------------------------------------------
  62. * Serial Port
  63. *----------------------------------------------------------------------*/
  64. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  65. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
  66. #define CONFIG_SYS_BASE_BAUD 691200
  67. /*-----------------------------------------------------------------------
  68. * Environment
  69. *----------------------------------------------------------------------*/
  70. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  71. /*-----------------------------------------------------------------------
  72. * FLASH related
  73. *----------------------------------------------------------------------*/
  74. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  75. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  76. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  77. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  78. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  79. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  80. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  81. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  82. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  83. #ifdef CONFIG_ENV_IS_IN_FLASH
  84. #define CONFIG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
  85. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
  86. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  87. /* Address and size of Redundant Environment Sector */
  88. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  89. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  90. #endif
  91. /*-----------------------------------------------------------------------
  92. * RAM (CRAM)
  93. *----------------------------------------------------------------------*/
  94. #define CONFIG_SYS_MBYTES_RAM 64 /* 64MB */
  95. /*-----------------------------------------------------------------------
  96. * I2C
  97. *----------------------------------------------------------------------*/
  98. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
  99. #define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
  100. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  101. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  102. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  103. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  104. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  105. #define CONFIG_DTT_AD7414 1 /* use AD7414 */
  106. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  107. #define CONFIG_SYS_DTT_MAX_TEMP 70
  108. #define CONFIG_SYS_DTT_LOW_TEMP -30
  109. #define CONFIG_SYS_DTT_HYSTERESIS 3
  110. /*-----------------------------------------------------------------------
  111. * Ethernet
  112. *----------------------------------------------------------------------*/
  113. #define CONFIG_PHY_ADDR 0 /* PHY address */
  114. #define CONFIG_HAS_ETH0 1
  115. /*
  116. * Default environment variables
  117. */
  118. #define CONFIG_EXTRA_ENV_SETTINGS \
  119. CONFIG_AMCC_DEF_ENV \
  120. CONFIG_AMCC_DEF_ENV_POWERPC \
  121. CONFIG_AMCC_DEF_ENV_PPC_OLD \
  122. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  123. "kernel_addr=fff10000\0" \
  124. "ramdisk_addr=fff20000\0" \
  125. "kozio=bootm ffc60000\0" \
  126. ""
  127. #define CONFIG_USB_OHCI
  128. /* Partitions */
  129. #define CONFIG_MAC_PARTITION
  130. #define CONFIG_DOS_PARTITION
  131. #define CONFIG_ISO_PARTITION
  132. #define CONFIG_SUPPORT_VFAT
  133. /*
  134. * Commands additional to the ones defined in amcc-common.h
  135. */
  136. #define CONFIG_CMD_DTT
  137. #define CONFIG_CMD_NAND
  138. /*-----------------------------------------------------------------------
  139. * NAND FLASH
  140. *----------------------------------------------------------------------*/
  141. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  142. #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
  143. #define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
  144. /*-----------------------------------------------------------------------
  145. * External Bus Controller (EBC) Setup
  146. *----------------------------------------------------------------------*/
  147. #define CONFIG_SYS_NAND_CS 3
  148. /* Memory Bank 0 (Flash) initialization */
  149. #define CONFIG_SYS_EBC_PB0AP 0x03337200
  150. #define CONFIG_SYS_EBC_PB0CR 0xfe0bc000
  151. /* Memory Bank 3 (NAND-FLASH) initialization */
  152. #define CONFIG_SYS_EBC_PB3AP 0x018003c0
  153. #define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
  154. /* Just initial configuration for CRAM. Will be changed in memory.c to sync mode*/
  155. /* Memory Bank 1 (CRAM) initialization */
  156. #define CONFIG_SYS_EBC_PB1AP 0x030400c0
  157. #define CONFIG_SYS_EBC_PB1CR 0x000bc000
  158. /* Memory Bank 2 (CRAM) initialization */
  159. #define CONFIG_SYS_EBC_PB2AP 0x030400c0
  160. #define CONFIG_SYS_EBC_PB2CR 0x020bc000
  161. /* Memory Bank 4 (CPLD) initialization */
  162. #define CONFIG_SYS_EBC_PB4AP 0x04006000
  163. #define CONFIG_SYS_EBC_PB4CR (CONFIG_SYS_CPLD_BASE | 0x18000)
  164. #define CONFIG_SYS_EBC_CFG 0xf8400000
  165. /*-----------------------------------------------------------------------
  166. * GPIO Setup
  167. *----------------------------------------------------------------------*/
  168. #define CONFIG_SYS_GPIO_CRAM_CLK 8
  169. #define CONFIG_SYS_GPIO_CRAM_WAIT 9 /* GPIO-In */
  170. #define CONFIG_SYS_GPIO_CRAM_ADV 10
  171. #define CONFIG_SYS_GPIO_CRAM_CRE (32 + 21) /* GPIO-Out */
  172. /*-----------------------------------------------------------------------
  173. * Definitions for GPIO_0 setup (PPC405EZ specific)
  174. *
  175. * GPIO0[0-2] - External Bus Controller CS_4 - CS_6 Outputs
  176. * GPIO0[3] - NAND FLASH Controller CE3 (NFCE3) Output
  177. * GPIO0[4] - External Bus Controller Hold Input
  178. * GPIO0[5] - External Bus Controller Priority Input
  179. * GPIO0[6] - External Bus Controller HLDA Output
  180. * GPIO0[7] - External Bus Controller Bus Request Output
  181. * GPIO0[8] - CRAM Clk Output
  182. * GPIO0[9] - External Bus Controller Ready Input
  183. * GPIO0[10] - CRAM Adv Output
  184. * GPIO0[11-24] - NAND Flash Control Data -> Bypasses GPIO when enabled
  185. * GPIO0[25] - External DMA Request Input
  186. * GPIO0[26] - External DMA EOT I/O
  187. * GPIO0[25] - External DMA Ack_n Output
  188. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  189. * GPIO0[28-30] - Trace Outputs / PWM Inputs
  190. * GPIO0[31] - PWM_8 I/O
  191. */
  192. #define CONFIG_SYS_GPIO0_TCR 0xC0A00000
  193. #define CONFIG_SYS_GPIO0_OSRL 0x50004400
  194. #define CONFIG_SYS_GPIO0_OSRH 0x02000055
  195. #define CONFIG_SYS_GPIO0_ISR1L 0x00001000
  196. #define CONFIG_SYS_GPIO0_ISR1H 0x00000055
  197. #define CONFIG_SYS_GPIO0_TSRL 0x02000000
  198. #define CONFIG_SYS_GPIO0_TSRH 0x00000055
  199. /*-----------------------------------------------------------------------
  200. * Definitions for GPIO_1 setup (PPC405EZ specific)
  201. *
  202. * GPIO1[0-6] - PWM_9 to PWM_15 I/O
  203. * GPIO1[7] - PWM_DIV_CLK (Out) / IRQ4 Input
  204. * GPIO1[8] - TS5 Output / DAC_IP_TRIG Input
  205. * GPIO1[9] - TS6 Output / ADC_IP_TRIG Input
  206. * GPIO1[10-12] - UART0 Control Inputs
  207. * GPIO1[13] - UART0_DTR_N Output/IEEE_1588_TS Output/TMRCLK Input
  208. * GPIO1[14] - UART0_RTS_N Output/SPI_SS_2_N Output
  209. * GPIO1[15] - SPI_SS_3_N Output/UART0_RI_N Input
  210. * GPIO1[16] - SPI_SS_1_N Output
  211. * GPIO1[17-20] - Trace Output/External Interrupts IRQ0 - IRQ3 inputs
  212. */
  213. #define CONFIG_SYS_GPIO1_TCR 0xFFFF8414
  214. #define CONFIG_SYS_GPIO1_OSRL 0x40000110
  215. #define CONFIG_SYS_GPIO1_OSRH 0x55455555
  216. #define CONFIG_SYS_GPIO1_ISR1L 0x15555445
  217. #define CONFIG_SYS_GPIO1_ISR1H 0x00000000
  218. #define CONFIG_SYS_GPIO1_TSRL 0x00000000
  219. #define CONFIG_SYS_GPIO1_TSRH 0x00000000
  220. #endif /* __CONFIG_H */