ac14xx.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545
  1. /*
  2. * (C) Copyright 2009 Wolfgang Denk <wd@denx.de>
  3. * (C) Copyright 2010 DAVE Srl <www.dave.eu>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * ifm AC14xx (MPC5121e based) board configuration file
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. #define CONFIG_AC14XX 1
  13. /*
  14. * Memory map for the ifm AC14xx board:
  15. *
  16. * 0x0000_0000-0x0FFF_FFFF DDR RAM (256 MB)
  17. * 0x3000_0000-0x3001_FFFF On Chip SRAM (128 KB)
  18. * 0x8000_0000-0x803F_FFFF IMMR (4 MB)
  19. * 0xE000_0000-0xEFFF_FFFF several LPB attached hardware (CSx)
  20. * 0xFC00_0000-0xFFFF_FFFF NOR Boot FLASH (64 MB)
  21. */
  22. /*
  23. * High Level Configuration Options
  24. */
  25. #define CONFIG_E300 1 /* E300 Family */
  26. #define CONFIG_SYS_TEXT_BASE 0xFFF00000
  27. #define CONFIG_SYS_MPC512X_CLKIN 25000000 /* in Hz */
  28. #define SCFR1_IPS_DIV 2
  29. #define SCFR1_LPC_DIV 2
  30. #define SCFR1_NFC_DIV 2
  31. #define SCFR1_DIU_DIV 240
  32. #define CONFIG_MISC_INIT_R
  33. #define CONFIG_SYS_IMMR 0x80000000
  34. #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_IMMR + 0x2100)
  35. /* more aggressive 'mtest' over a wider address range */
  36. #define CONFIG_SYS_ALT_MEMTEST
  37. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest region */
  38. #define CONFIG_SYS_MEMTEST_END 0x0FE00000
  39. /*
  40. * DDR Setup - manually set all parameters as there's no SPD etc.
  41. */
  42. #define CONFIG_SYS_DDR_SIZE 256 /* MB */
  43. #define CONFIG_SYS_DDR_BASE 0x00000000
  44. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  45. #define CONFIG_SYS_MAX_RAM_SIZE 0x20000000
  46. /*
  47. * DDR Controller Configuration
  48. *
  49. * SYS_CFG:
  50. * [31:31] MDDRC Soft Reset: Diabled
  51. * [30:30] DRAM CKE pin: Enabled
  52. * [29:29] DRAM CLK: Enabled
  53. * [28:28] Command Mode: Enabled (For initialization only)
  54. * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10]
  55. * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10]
  56. * [20:19] Read Test: DON'T USE
  57. * [18:18] Self Refresh: Enabled
  58. * [17:17] 16bit Mode: Disabled
  59. * [16:13] Ready Delay: 2
  60. * [12:12] Half DQS Delay: Disabled
  61. * [11:11] Quarter DQS Delay: Disabled
  62. * [10:08] Write Delay: 2
  63. * [07:07] Early ODT: Disabled
  64. * [06:06] On DIE Termination: Disabled
  65. * [05:05] FIFO Overflow Clear: DON'T USE here
  66. * [04:04] FIFO Underflow Clear: DON'T USE here
  67. * [03:03] FIFO Overflow Pending: DON'T USE here
  68. * [02:02] FIFO Underlfow Pending: DON'T USE here
  69. * [01:01] FIFO Overlfow Enabled: Enabled
  70. * [00:00] FIFO Underflow Enabled: Enabled
  71. * TIME_CFG0
  72. * [31:16] DRAM Refresh Time: 0 CSB clocks
  73. * [15:8] DRAM Command Time: 0 CSB clocks
  74. * [07:00] DRAM Precharge Time: 0 CSB clocks
  75. * TIME_CFG1
  76. * [31:26] DRAM tRFC:
  77. * [25:21] DRAM tWR1:
  78. * [20:17] DRAM tWRT1:
  79. * [16:11] DRAM tDRR:
  80. * [10:05] DRAM tRC:
  81. * [04:00] DRAM tRAS:
  82. * TIME_CFG2
  83. * [31:28] DRAM tRCD:
  84. * [27:23] DRAM tFAW:
  85. * [22:19] DRAM tRTW1:
  86. * [18:15] DRAM tCCD:
  87. * [14:10] DRAM tRTP:
  88. * [09:05] DRAM tRP:
  89. * [04:00] DRAM tRPA
  90. */
  91. /*
  92. * NOTE: although this board uses DDR1 only, the common source brings defaults
  93. * for DDR2 init sequences, that's why we have to keep those here as well
  94. */
  95. /* DDR1 -- 32bit, drive strength (pad configuration) 3 for control and data */
  96. #define CONFIG_SYS_IOCTRL_MUX_DDR ((0 << 6) | (3 << 3) | (3 << 0))
  97. #define CONFIG_SYS_MDDRC_SYS_CFG (/* 0xEAA09100 */ 0 \
  98. | (1 << 31) /* RST_B */ \
  99. | (1 << 30) /* CKE */ \
  100. | (1 << 29) /* CLK_ON */ \
  101. | (0 << 28) /* CMD_MODE */ \
  102. | (5 << 25) /* DRAM_ROW_SELECT */ \
  103. | (5 << 21) /* DRAM_BANK_SELECT */ \
  104. | (0 << 18) /* SELF_REF_EN */ \
  105. | (0 << 17) /* 16BIT_MODE */ \
  106. | (4 << 13) /* RDLY */ \
  107. | (1 << 12) /* HALF_DQS_DLY */ \
  108. | (0 << 11) /* QUART_DQS_DLY */ \
  109. | (1 << 8) /* WDLY */ \
  110. | (0 << 7) /* EARLY_ODT */ \
  111. | (0 << 6) /* ON_DIE_TERMINATE */ \
  112. | (0 << 5) /* FIFO_OV_CLEAR */ \
  113. | (0 << 4) /* FIFO_UV_CLEAR */ \
  114. | (0 << 1) /* FIFO_OV_EN */ \
  115. | (0 << 0) /* FIFO_UV_EN */ \
  116. )
  117. #define CONFIG_SYS_MDDRC_TIME_CFG0 0x04E03124
  118. #define CONFIG_SYS_MDDRC_TIME_CFG1 0x30CA1147
  119. #define CONFIG_SYS_MDDRC_TIME_CFG2 0x32B10864
  120. /* register address only, i.e. template without values */
  121. #define CONFIG_SYS_MICRON_BMODE 0x01000000
  122. #define CONFIG_SYS_MICRON_EMODE 0x01010000
  123. #define CONFIG_SYS_MICRON_EMODE2 0x01020000
  124. #define CONFIG_SYS_MICRON_EMODE3 0x01030000
  125. /*
  126. * values for mode registers (without mode register address)
  127. */
  128. /* CAS 2.5 (6), burst seq (0) and length 4 (2) */
  129. #define CONFIG_SYS_MICRON_BMODE_PARAM 0x00000062
  130. #define CONFIG_SYS_MICRON_BMODE_RSTDLL 0x00000100
  131. /* DLL enable, reduced drive strength */
  132. #define CONFIG_SYS_MICRON_EMODE_PARAM 0x00000002
  133. #define CONFIG_SYS_DDRCMD_NOP 0x01380000
  134. #define CONFIG_SYS_DDRCMD_PCHG_ALL 0x01100400
  135. #define CONFIG_SYS_MICRON_EMR ((1 << 24) | /* CMD_REQ */ \
  136. (0 << 22) | /* DRAM_CS */ \
  137. (0 << 21) | /* DRAM_RAS */ \
  138. (0 << 20) | /* DRAM_CAS */ \
  139. (0 << 19) | /* DRAM_WEB */ \
  140. (1 << 16) | /* DRAM_BS[2:0] */ \
  141. (0 << 15) | /* */ \
  142. (0 << 12) | /* A12->out */ \
  143. (0 << 11) | /* A11->RDQS */ \
  144. (0 << 10) | /* A10->DQS# */ \
  145. (0 << 7) | /* OCD program */ \
  146. (0 << 6) | /* Rtt1 */ \
  147. (0 << 3) | /* posted CAS# */ \
  148. (0 << 2) | /* Rtt0 */ \
  149. (1 << 1) | /* ODS */ \
  150. (0 << 0) /* DLL */ \
  151. )
  152. #define CONFIG_SYS_MICRON_EMR2 0x01020000
  153. #define CONFIG_SYS_MICRON_EMR3 0x01030000
  154. #define CONFIG_SYS_DDRCMD_RFSH 0x01080000
  155. #define CONFIG_SYS_MICRON_INIT_DEV_OP 0x01000432
  156. #define CONFIG_SYS_MICRON_EMR_OCD ((1 << 24) | /* CMD_REQ */ \
  157. (0 << 22) | /* DRAM_CS */ \
  158. (0 << 21) | /* DRAM_RAS */ \
  159. (0 << 20) | /* DRAM_CAS */ \
  160. (0 << 19) | /* DRAM_WEB */ \
  161. (1 << 16) | /* DRAM_BS[2:0] */ \
  162. (0 << 15) | /* */ \
  163. (0 << 12) | /* A12->out */ \
  164. (0 << 11) | /* A11->RDQS */ \
  165. (1 << 10) | /* A10->DQS# */ \
  166. (7 << 7) | /* OCD program */ \
  167. (0 << 6) | /* Rtt1 */ \
  168. (0 << 3) | /* posted CAS# */ \
  169. (1 << 2) | /* Rtt0 */ \
  170. (0 << 1) | /* ODS */ \
  171. (0 << 0) /* DLL */ \
  172. )
  173. /*
  174. * Backward compatible definitions,
  175. * so we do not have to change arch/powerpc/cpu/mpc512x/fixed_sdram.c
  176. */
  177. #define CONFIG_SYS_DDRCMD_EM2 (CONFIG_SYS_MICRON_EMR2)
  178. #define CONFIG_SYS_DDRCMD_EM3 (CONFIG_SYS_MICRON_EMR3)
  179. #define CONFIG_SYS_DDRCMD_EN_DLL (CONFIG_SYS_MICRON_EMR)
  180. #define CONFIG_SYS_DDRCMD_OCD_DEFAULT (CONFIG_SYS_MICRON_EMR_OCD)
  181. /* DDR Priority Manager Configuration */
  182. #define CONFIG_SYS_MDDRCGRP_PM_CFG1 0x00077777
  183. #define CONFIG_SYS_MDDRCGRP_PM_CFG2 0x00000000
  184. #define CONFIG_SYS_MDDRCGRP_HIPRIO_CFG 0x00000001
  185. #define CONFIG_SYS_MDDRCGRP_LUT0_MU 0xFFEEDDCC
  186. #define CONFIG_SYS_MDDRCGRP_LUT0_ML 0xBBAAAAAA
  187. #define CONFIG_SYS_MDDRCGRP_LUT1_MU 0x66666666
  188. #define CONFIG_SYS_MDDRCGRP_LUT1_ML 0x55555555
  189. #define CONFIG_SYS_MDDRCGRP_LUT2_MU 0x44444444
  190. #define CONFIG_SYS_MDDRCGRP_LUT2_ML 0x44444444
  191. #define CONFIG_SYS_MDDRCGRP_LUT3_MU 0x55555555
  192. #define CONFIG_SYS_MDDRCGRP_LUT3_ML 0x55555558
  193. #define CONFIG_SYS_MDDRCGRP_LUT4_MU 0x11111111
  194. #define CONFIG_SYS_MDDRCGRP_LUT4_ML 0x11111122
  195. #define CONFIG_SYS_MDDRCGRP_LUT0_AU 0xaaaaaaaa
  196. #define CONFIG_SYS_MDDRCGRP_LUT0_AL 0xaaaaaaaa
  197. #define CONFIG_SYS_MDDRCGRP_LUT1_AU 0x66666666
  198. #define CONFIG_SYS_MDDRCGRP_LUT1_AL 0x66666666
  199. #define CONFIG_SYS_MDDRCGRP_LUT2_AU 0x11111111
  200. #define CONFIG_SYS_MDDRCGRP_LUT2_AL 0x11111111
  201. #define CONFIG_SYS_MDDRCGRP_LUT3_AU 0x11111111
  202. #define CONFIG_SYS_MDDRCGRP_LUT3_AL 0x11111111
  203. #define CONFIG_SYS_MDDRCGRP_LUT4_AU 0x11111111
  204. #define CONFIG_SYS_MDDRCGRP_LUT4_AL 0x11111111
  205. /*
  206. * NOR FLASH on the Local Bus
  207. */
  208. #define CONFIG_SYS_FLASH_CFI /* use the CFI code */
  209. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  210. #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of FLASH */
  211. #define CONFIG_SYS_FLASH_SIZE 0x04000000 /* max flash size */
  212. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  213. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  214. #define CONFIG_SYS_FLASH_BANKS_LIST { \
  215. CONFIG_SYS_FLASH_BASE + 0 * CONFIG_SYS_FLASH_SIZE, \
  216. }
  217. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per device */
  218. #undef CONFIG_SYS_FLASH_CHECKSUM
  219. #define CONFIG_SYS_FLASH_PROTECTION
  220. /*
  221. * SRAM support
  222. */
  223. #define CONFIG_SYS_SRAM_BASE 0x30000000
  224. #define CONFIG_SYS_SRAM_SIZE 0x00020000 /* 128 KB */
  225. /*
  226. * CS related parameters
  227. */
  228. /* CS0 Flash */
  229. #define CONFIG_SYS_CS0_CFG 0x00031110
  230. #define CONFIG_SYS_CS0_START 0xFC000000
  231. #define CONFIG_SYS_CS0_SIZE 0x04000000
  232. /* CS1 FRAM */
  233. #define CONFIG_SYS_CS1_CFG 0x00011000
  234. #define CONFIG_SYS_CS1_START 0xE0000000
  235. #define CONFIG_SYS_CS1_SIZE 0x00010000
  236. /* CS2 AS-i 1 */
  237. #define CONFIG_SYS_CS2_CFG 0x00009100
  238. #define CONFIG_SYS_CS2_START 0xE0100000
  239. #define CONFIG_SYS_CS2_SIZE 0x00080000
  240. /* CS3 netX */
  241. #define CONFIG_SYS_CS3_CFG 0x000A1140
  242. #define CONFIG_SYS_CS3_START 0xE0300000
  243. #define CONFIG_SYS_CS3_SIZE 0x00020000
  244. /* CS5 safety */
  245. #define CONFIG_SYS_CS5_CFG 0x0011F000
  246. #define CONFIG_SYS_CS5_START 0xE0400000
  247. #define CONFIG_SYS_CS5_SIZE 0x00010000
  248. /* CS6 AS-i 2 */
  249. #define CONFIG_SYS_CS6_CFG 0x00009100
  250. #define CONFIG_SYS_CS6_START 0xE0200000
  251. #define CONFIG_SYS_CS6_SIZE 0x00080000
  252. /* Don't use alternative CS timing for any CS */
  253. #define CONFIG_SYS_CS_ALETIMING 0x00000000
  254. #define CONFIG_SYS_CS_BURST 0x00000000
  255. #define CONFIG_SYS_CS_DEADCYCLE 0x00000020
  256. #define CONFIG_SYS_CS_HOLDCYCLE 0x00000020
  257. /* Use SRAM for initial stack */
  258. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SRAM_BASE
  259. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_SRAM_SIZE
  260. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  261. GENERATED_GBL_DATA_SIZE)
  262. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  263. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  264. #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
  265. #ifdef CONFIG_FSL_DIU_FB
  266. #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024)
  267. #else
  268. #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
  269. #endif
  270. /*
  271. * Serial Port
  272. */
  273. #define CONFIG_CONS_INDEX 1
  274. /*
  275. * Serial console configuration
  276. */
  277. #define CONFIG_PSC_CONSOLE 3 /* console on PSC3 */
  278. #define CONFIG_SYS_PSC3
  279. #if CONFIG_PSC_CONSOLE != 3
  280. #error CONFIG_PSC_CONSOLE must be 3
  281. #endif
  282. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  283. #define CONSOLE_FIFO_TX_SIZE FIFOC_PSC3_TX_SIZE
  284. #define CONSOLE_FIFO_TX_ADDR FIFOC_PSC3_TX_ADDR
  285. #define CONSOLE_FIFO_RX_SIZE FIFOC_PSC3_RX_SIZE
  286. #define CONSOLE_FIFO_RX_ADDR FIFOC_PSC3_RX_ADDR
  287. /*
  288. * Clocks in use
  289. */
  290. #define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
  291. CLOCK_SCCR1_LPC_EN | \
  292. CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
  293. CLOCK_SCCR1_PSC_EN(7) | \
  294. CLOCK_SCCR1_PSCFIFO_EN | \
  295. CLOCK_SCCR1_DDR_EN | \
  296. CLOCK_SCCR1_FEC_EN | \
  297. CLOCK_SCCR1_TPR_EN)
  298. #define SCCR2_CLOCKS_EN (CLOCK_SCCR2_MEM_EN | \
  299. CLOCK_SCCR2_SPDIF_EN | \
  300. CLOCK_SCCR2_DIU_EN | \
  301. CLOCK_SCCR2_I2C_EN)
  302. #define CONFIG_CMDLINE_EDITING 1 /* command line history */
  303. /* I2C */
  304. #define CONFIG_HARD_I2C /* I2C with hardware support */
  305. #define CONFIG_I2C_MULTI_BUS
  306. /* I2C speed and slave address */
  307. #define CONFIG_SYS_I2C_SPEED 100000
  308. #define CONFIG_SYS_I2C_SLAVE 0x7F
  309. /*
  310. * IIM - IC Identification Module
  311. */
  312. #undef CONFIG_FSL_IIM
  313. /*
  314. * EEPROM configuration for Atmel AT24C01:
  315. * 8-bit addresses, 30ms write delay, 32-Byte Page Write Mode
  316. */
  317. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  318. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
  319. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 30
  320. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
  321. /*
  322. * Ethernet configuration
  323. */
  324. #define CONFIG_MPC512x_FEC 1
  325. #define CONFIG_PHY_ADDR 0x1F
  326. #define CONFIG_MII 1 /* MII PHY management */
  327. #define CONFIG_FEC_AN_TIMEOUT 1
  328. #define CONFIG_HAS_ETH0
  329. /*
  330. * Environment
  331. */
  332. #define CONFIG_ENV_IS_IN_FLASH 1
  333. /* This has to be a multiple of the flash sector size */
  334. #define CONFIG_ENV_ADDR 0xFFF40000
  335. #define CONFIG_ENV_SIZE 0x2000
  336. #define CONFIG_ENV_SECT_SIZE 0x20000
  337. /* Address and size of Redundant Environment Sector */
  338. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + \
  339. CONFIG_ENV_SECT_SIZE)
  340. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  341. #define CONFIG_LOADS_ECHO 1
  342. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1
  343. #define CONFIG_CMD_EEPROM
  344. #undef CONFIG_CMD_FUSE
  345. #undef CONFIG_CMD_IDE
  346. #define CONFIG_CMD_JFFS2
  347. #define CONFIG_CMD_REGINFO
  348. #if defined(CONFIG_PCI)
  349. #define CONFIG_CMD_PCI
  350. #endif
  351. #if defined(CONFIG_CMD_IDE) || defined(CONFIG_CMD_EXT2)
  352. #define CONFIG_DOS_PARTITION
  353. #define CONFIG_MAC_PARTITION
  354. #define CONFIG_ISO_PARTITION
  355. #endif /* defined(CONFIG_CMD_IDE) */
  356. /*
  357. * Miscellaneous configurable options
  358. */
  359. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  360. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  361. #ifdef CONFIG_CMD_KGDB
  362. # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  363. #else
  364. # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  365. #endif
  366. /* Print Buffer Size */
  367. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  368. sizeof(CONFIG_SYS_PROMPT) + 16)
  369. /* max number of command args */
  370. #define CONFIG_SYS_MAXARGS 32
  371. /* Boot Argument Buffer Size */
  372. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  373. /*
  374. * For booting Linux, the board info and command line data
  375. * have to be in the first 8 MB of memory, since this is
  376. * the maximum mapped by the Linux kernel during initialization.
  377. */
  378. #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
  379. /* Cache Configuration */
  380. #define CONFIG_SYS_DCACHE_SIZE 32768
  381. #define CONFIG_SYS_CACHELINE_SIZE 32
  382. #ifdef CONFIG_CMD_KGDB
  383. #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of 32 */
  384. #endif
  385. #define CONFIG_SYS_HID0_INIT 0x000000000
  386. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  387. HID0_ICE)
  388. #define CONFIG_SYS_HID2 HID2_HBE
  389. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  390. #ifdef CONFIG_CMD_KGDB
  391. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  392. #endif
  393. /*
  394. * Environment Configuration
  395. */
  396. #define CONFIG_ENV_OVERWRITE
  397. #define CONFIG_TIMESTAMP
  398. /* default load addr for tftp and bootm */
  399. #define CONFIG_LOADADDR 400000
  400. /* the builtin environment and standard greeting */
  401. #define CONFIG_PREBOOT "echo;" \
  402. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  403. "echo"
  404. #define CONFIG_EXTRA_ENV_SETTINGS_DEVEL \
  405. "muster_nr=-00\0" \
  406. "fromram=run ramargs addip addtty; " \
  407. "tftp ${fdt_addr_r} ac14xx/ac14xx.dtb${muster_nr}; " \
  408. "tftp ${kernel_addr_r} ac14xx/uImage${muster_nr}; " \
  409. "tftp ${ramdisk_addr_r} ac14xx/uFS${muster_nr}; " \
  410. "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0" \
  411. "fromnfs=run nfsargs addip addtty; " \
  412. "tftp ${fdt_addr_r} ac14xx/ac14xx.dtb${muster_nr}; " \
  413. "tftp ${kernel_addr_r} ac14xx/uImage${muster_nr}; " \
  414. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  415. "fromflash=run nfsargs addip addtty; " \
  416. "bootm fc020000 - fc000000\0" \
  417. "mtdargsrec=setenv bootargs root=/dev/mtdblock1 ro\0" \
  418. "recovery=run mtdargsrec addip addtty; " \
  419. "bootm ffd20000 - ffee0000\0" \
  420. "production=run ramargs addip addtty; " \
  421. "bootm fc020000 fc400000 fc000000\0" \
  422. "mtdargs=setenv bootargs root=/dev/mtdblock1 ro\0" \
  423. "prodmtd=run mtdargs addip addtty; " \
  424. "bootm fc020000 - fc000000\0" \
  425. ""
  426. #define CONFIG_EXTRA_ENV_SETTINGS \
  427. "u-boot_addr_r=200000\0" \
  428. "kernel_addr_r=600000\0" \
  429. "fdt_addr_r=a00000\0" \
  430. "ramdisk_addr_r=b00000\0" \
  431. "u-boot_addr=FFF00000\0" \
  432. "kernel_addr=FC020000\0" \
  433. "fdt_addr=FC000000\0" \
  434. "ramdisk_addr=FC400000\0" \
  435. "verify=n\0" \
  436. "ramdiskfile=ac14xx/uRamdisk\0" \
  437. "u-boot=ac14xx/u-boot.bin\0" \
  438. "bootfile=ac14xx/uImage\0" \
  439. "fdtfile=ac14xx/ac14xx.dtb\0" \
  440. "netdev=eth0\0" \
  441. "consdev=ttyPSC0\0" \
  442. "hostname=ac14xx\0" \
  443. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  444. "nfsroot=${serverip}:${rootpath}${muster_nr}\0" \
  445. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  446. "addip=setenv bootargs ${bootargs} " \
  447. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  448. ":${hostname}:${netdev}:off panic=1\0" \
  449. "addtty=setenv bootargs ${bootargs} " \
  450. "console=${consdev},${baudrate}\0" \
  451. "flash_nfs=run nfsargs addip addtty;" \
  452. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  453. "flash_self=run ramargs addip addtty;" \
  454. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  455. "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
  456. "tftp ${fdt_addr_r} ${fdtfile};" \
  457. "run nfsargs addip addtty;" \
  458. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  459. "net_self=tftp ${kernel_addr_r} ${bootfile};" \
  460. "tftp ${ramdisk_addr_r} ${ramdiskfile};" \
  461. "tftp ${fdt_addr_r} ${fdtfile};" \
  462. "run ramargs addip addtty;" \
  463. "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"\
  464. "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
  465. "update=protect off ${u-boot_addr} +${filesize};" \
  466. "era ${u-boot_addr} +${filesize};" \
  467. "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0" \
  468. CONFIG_EXTRA_ENV_SETTINGS_DEVEL \
  469. "upd=run load update\0" \
  470. ""
  471. #define CONFIG_BOOTCOMMAND "run production"
  472. #define CONFIG_ARP_TIMEOUT 200UL
  473. #define CONFIG_OF_SUPPORT_OLD_DEVICE_TREES 1
  474. #define OF_CPU "PowerPC,5121@0"
  475. #define OF_SOC_COMPAT "fsl,mpc5121-immr"
  476. #define OF_TBCLK (bd->bi_busfreq / 4)
  477. #define OF_STDOUT_PATH "/soc@80000000/serial@11300"
  478. #endif /* __CONFIG_H */