a4m072.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2010
  6. * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * High Level Configuration Options
  14. * (easy to change)
  15. */
  16. #define CONFIG_MPC5200 1 /* This is a MPC5200 CPU */
  17. #define CONFIG_A4M072 1 /* ... on A4M072 board */
  18. #define CONFIG_MPC5200_DDR 1 /* ... use DDR RAM */
  19. #define CONFIG_SYS_TEXT_BASE 0xFE000000
  20. #define CONFIG_MISC_INIT_R
  21. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  22. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  23. /*
  24. * Serial console configuration
  25. */
  26. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  27. #define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
  28. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  29. /* define to enable silent console */
  30. #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
  31. /*
  32. * PCI Mapping:
  33. * 0x40000000 - 0x4fffffff - PCI Memory
  34. * 0x50000000 - 0x50ffffff - PCI IO Space
  35. */
  36. #if defined(CONFIG_PCI)
  37. #define CONFIG_PCI_SCAN_SHOW 1
  38. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  39. #define CONFIG_PCI_MEM_BUS 0x40000000
  40. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  41. #define CONFIG_PCI_MEM_SIZE 0x10000000
  42. #define CONFIG_PCI_IO_BUS 0x50000000
  43. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  44. #define CONFIG_PCI_IO_SIZE 0x01000000
  45. #endif
  46. #define CONFIG_SYS_XLB_PIPELINING 1
  47. #undef CONFIG_EEPRO100
  48. /* Partitions */
  49. #define CONFIG_MAC_PARTITION
  50. #define CONFIG_DOS_PARTITION
  51. /* USB */
  52. #define CONFIG_USB_OHCI_NEW
  53. #define CONFIG_SYS_OHCI_BE_CONTROLLER
  54. #undef CONFIG_SYS_USB_OHCI_BOARD_INIT
  55. #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
  56. #define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
  57. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
  58. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  59. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  60. /*
  61. * BOOTP options
  62. */
  63. #define CONFIG_BOOTP_BOOTFILESIZE
  64. #define CONFIG_BOOTP_BOOTPATH
  65. #define CONFIG_BOOTP_GATEWAY
  66. #define CONFIG_BOOTP_HOSTNAME
  67. /*
  68. * Command line configuration.
  69. */
  70. #define CONFIG_CMD_EEPROM
  71. #define CONFIG_CMD_IDE
  72. #define CONFIG_CMD_DISPLAY
  73. #if defined(CONFIG_PCI)
  74. #define CONFIG_CMD_PCI
  75. #endif
  76. #if (CONFIG_SYS_TEXT_BASE == 0xFE000000) /* Boot low with 32 MB Flash */
  77. #define CONFIG_SYS_LOWBOOT 1
  78. #define CONFIG_SYS_LOWBOOT32 1
  79. #endif
  80. /*
  81. * Autobooting
  82. */
  83. #define CONFIG_SYS_AUTOLOAD "n"
  84. #undef CONFIG_BOOTARGS
  85. #define CONFIG_PREBOOT "run try_update"
  86. #define CONFIG_EXTRA_ENV_SETTINGS \
  87. "bk=run add_mtd ; run add_consolespec ; bootm 200000\0" \
  88. "cf1=diskboot 200000 0:1\0" \
  89. "bootcmd_cf1=run bcf1\0" \
  90. "bcf=setenv bootargs root=/dev/hda3\0" \
  91. "bootcmd_nfs=run bnfs\0" \
  92. "norargs=setenv bootargs root=/dev/mtdblock3 rootfstype=cramfs "\
  93. "panic=1\0" \
  94. "bootcmd_nor=cp.b ${kernel_addr} 200000 100000;" \
  95. "run norargs addip; run bk\0" \
  96. "bnfs=nfs 200000 ${rootpath}/boot/uImage;" \
  97. "run nfsargs addip ; run bk\0" \
  98. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  99. "nfsroot=${serverip}:${rootpath}\0" \
  100. "try_update=usb start;sleep 2;usb start;sleep 1;" \
  101. "fatload usb 0 2F0000 PCPUUPDT 2FF;usb stop;" \
  102. "source 2F0000\0" \
  103. "env_addr=FE060000\0" \
  104. "kernel_addr=FE100000\0" \
  105. "rootfs_addr=FE200000\0" \
  106. "add_mtd=setenv bootargs ${bootargs} mtdparts=" \
  107. "phys_mapped_flash:384k(u),640k(e),1m(k),30m(r)\0" \
  108. "bcf1=run cf1; run bcf; run addip; run bk\0" \
  109. "add_consolespec=setenv bootargs ${bootargs} " \
  110. "console=/dev/null quiet\0" \
  111. "addip=if test -n ${ethaddr};" \
  112. "then if test -n ${ipaddr};" \
  113. "then setenv bootargs ${bootargs} " \
  114. "ip=${ipaddr}:${serverip}:${gatewayip}:"\
  115. "${netmask}:${hostname}:${netdev}:off;" \
  116. "fi;" \
  117. "else;" \
  118. "setenv bootargs ${bootargs} no_ethaddr;" \
  119. "fi\0" \
  120. "hostname=CPUP0\0" \
  121. "netdev=eth0\0" \
  122. "bootcmd=run bootcmd_nor\0" \
  123. ""
  124. /*
  125. * IPB Bus clocking configuration.
  126. */
  127. #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  128. /*
  129. * I2C configuration
  130. */
  131. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  132. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  133. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  134. #define CONFIG_SYS_I2C_SLAVE 0x7F
  135. /*
  136. * EEPROM configuration
  137. */
  138. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* 1010010x */
  139. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  140. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
  141. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  142. #define CONFIG_SYS_EEPROM_WREN 1
  143. #define CONFIG_SYS_EEPROM_WP GPIO_PSC2_4
  144. /*
  145. * Flash configuration
  146. */
  147. #define CONFIG_SYS_FLASH_BASE 0xFE000000
  148. #define CONFIG_SYS_FLASH_SIZE 0x02000000
  149. #if !defined(CONFIG_SYS_LOWBOOT)
  150. #error "CONFIG_SYS_LOWBOOT not defined?"
  151. #else /* CONFIG_SYS_LOWBOOT */
  152. #if defined(CONFIG_SYS_LOWBOOT32)
  153. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
  154. #endif
  155. #endif /* CONFIG_SYS_LOWBOOT */
  156. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  157. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  158. #define CONFIG_FLASH_CFI_DRIVER
  159. #define CONFIG_SYS_FLASH_CFI
  160. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  161. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_CS0_START}
  162. #define CONFIG_SYS_FLASH_BANKS_SIZES {CONFIG_SYS_CS0_SIZE}
  163. /*
  164. * Environment settings
  165. */
  166. #define CONFIG_ENV_IS_IN_FLASH 1
  167. #define CONFIG_ENV_SIZE 0x10000
  168. #define CONFIG_ENV_SECT_SIZE 0x20000
  169. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  170. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  171. #define CONFIG_ENV_OVERWRITE 1
  172. /*
  173. * Memory map
  174. */
  175. #define CONFIG_SYS_MBAR 0xF0000000
  176. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  177. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  178. /* Use SRAM until RAM will be available */
  179. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  180. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
  181. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  182. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  183. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  184. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  185. # define CONFIG_SYS_RAMBOOT 1
  186. #endif
  187. #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  188. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  189. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  190. /*
  191. * Ethernet configuration
  192. */
  193. #define CONFIG_MPC5xxx_FEC 1
  194. #define CONFIG_MPC5xxx_FEC_MII100
  195. /*
  196. * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
  197. */
  198. /* #define CONFIG_MPC5xxx_FEC_MII10 */
  199. #define CONFIG_PHY_ADDR 0x1f
  200. #define CONFIG_PHY_TYPE 0x79c874 /* AMD Phy Controller */
  201. /*
  202. * GPIO configuration
  203. */
  204. #define CONFIG_SYS_GPS_PORT_CONFIG 0x18000004
  205. /*
  206. * Miscellaneous configurable options
  207. */
  208. #define CONFIG_CMDLINE_EDITING 1
  209. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  210. #if defined(CONFIG_CMD_KGDB)
  211. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  212. #else
  213. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  214. #endif
  215. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  216. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  217. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  218. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  219. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  220. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  221. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  222. #if defined(CONFIG_CMD_KGDB)
  223. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  224. #endif
  225. /*
  226. * Various low-level settings
  227. */
  228. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  229. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  230. /* Flash at CSBoot, CS0 */
  231. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  232. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  233. #define CONFIG_SYS_BOOTCS_CFG 0x0002DD00
  234. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  235. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  236. /* External SRAM at CS1 */
  237. #define CONFIG_SYS_CS1_START 0x62000000
  238. #define CONFIG_SYS_CS1_SIZE 0x00400000
  239. #define CONFIG_SYS_CS1_CFG 0x00009930
  240. #define CONFIG_SYS_SRAM_BASE CONFIG_SYS_CS1_START
  241. #define CONFIG_SYS_SRAM_SIZE CONFIG_SYS_CS1_SIZE
  242. /* LED display at CS7 */
  243. #define CONFIG_SYS_CS7_START 0x6a000000
  244. #define CONFIG_SYS_CS7_SIZE (64*1024)
  245. #define CONFIG_SYS_CS7_CFG 0x0000bf30
  246. #define CONFIG_SYS_CS_BURST 0x00000000
  247. #define CONFIG_SYS_CS_DEADCYCLE 0x33333003
  248. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  249. /*-----------------------------------------------------------------------
  250. * USB stuff
  251. *-----------------------------------------------------------------------
  252. */
  253. #define CONFIG_USB_CLOCK 0x0001BBBB
  254. #define CONFIG_USB_CONFIG 0x00001000 /* 0x4000 for SE mode */
  255. /*-----------------------------------------------------------------------
  256. * IDE/ATA stuff Supports IDE harddisk
  257. *-----------------------------------------------------------------------
  258. */
  259. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  260. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  261. #undef CONFIG_IDE_LED /* LED for ide not supported */
  262. #define CONFIG_IDE_PREINIT
  263. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  264. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 2 drives per IDE bus */
  265. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  266. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  267. /* Offset for data I/O */
  268. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  269. /* Offset for normal register accesses */
  270. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  271. /* Offset for alternate registers */
  272. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  273. /* Interval between registers */
  274. #define CONFIG_SYS_ATA_STRIDE 4
  275. #define CONFIG_ATAPI 1
  276. /*-----------------------------------------------------------------------
  277. * Open firmware flat tree support
  278. *-----------------------------------------------------------------------
  279. */
  280. #define OF_CPU "PowerPC,5200@0"
  281. #define OF_SOC "soc5200@f0000000"
  282. #define OF_TBCLK (bd->bi_busfreq / 4)
  283. #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
  284. /* Support for the 7-segment display */
  285. #define CONFIG_SYS_DISP_CHR_RAM CONFIG_SYS_CS7_START
  286. #define CONFIG_SHOW_ACTIVITY /* used for display realization */
  287. #define CONFIG_SHOW_BOOT_PROGRESS
  288. #endif /* __CONFIG_H */