a3m071.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411
  1. /*
  2. * Copyright 2012-2013 Stefan Roese <sr@denx.de>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __CONFIG_H
  7. #define __CONFIG_H
  8. /*
  9. * High Level Configuration Options
  10. * (easy to change)
  11. */
  12. #define CONFIG_MPC5200
  13. #define CONFIG_A3M071 /* A3M071 board */
  14. #define CONFIG_SYS_TEXT_BASE 0x01000000 /* boot low for 32 MiB boards */
  15. #define CONFIG_SPL_TARGET "u-boot-img.bin"
  16. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
  17. #define CONFIG_MISC_INIT_R
  18. #define CONFIG_SYS_LOWBOOT /* Enable lowboot */
  19. #ifdef CONFIG_A4M2K
  20. #define CONFIG_HOSTNAME a4m2k
  21. #else
  22. #define CONFIG_HOSTNAME a3m071
  23. #endif
  24. #define CONFIG_BOOTCOUNT_LIMIT
  25. /*
  26. * Serial console configuration
  27. */
  28. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  29. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  30. #define CONFIG_SYS_BAUDRATE_TABLE \
  31. { 9600, 19200, 38400, 57600, 115200, 230400 }
  32. /*
  33. * Command line configuration.
  34. */
  35. #define CONFIG_CMD_BSP
  36. #define CONFIG_CMD_REGINFO
  37. #define CONFIG_BOOTP_SEND_HOSTNAME
  38. #define CONFIG_BOOTP_SERVERIP
  39. #define CONFIG_BOOTP_MAY_FAIL
  40. #define CONFIG_BOOTP_BOOTPATH
  41. #define CONFIG_BOOTP_GATEWAY
  42. #define CONFIG_BOOTP_SERVERIP
  43. #define CONFIG_NET_RETRY_COUNT 3
  44. #define CONFIG_NETCONSOLE
  45. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  46. #define CONFIG_MTD_PARTITIONS /* needed for UBI */
  47. #define CONFIG_FLASH_CFI_MTD
  48. #define MTDIDS_DEFAULT "nor0=fc000000.flash"
  49. #define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:512k(u-boot)," \
  50. "128k(env1)," \
  51. "128k(env2)," \
  52. "128k(hwinfo)," \
  53. "1M(nvramsim)," \
  54. "128k(dtb)," \
  55. "5M(kernel)," \
  56. "128k(sysinfo)," \
  57. "7552k(root)," \
  58. "4M(app)," \
  59. "5376k(data)," \
  60. "8M(install)"
  61. #define CONFIG_LZO /* needed for UBI */
  62. #define CONFIG_RBTREE /* needed for UBI */
  63. #define CONFIG_CMD_MTDPARTS
  64. #define CONFIG_CMD_UBIFS
  65. /*
  66. * IPB Bus clocking configuration.
  67. */
  68. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  69. /* define for 66MHz speed - undef for 33MHz PCI clock speed */
  70. #ifdef CONFIG_A4M2K
  71. #define CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
  72. #else
  73. #undef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
  74. #endif
  75. /* maximum size of the flat tree (8K) */
  76. #define OF_FLAT_TREE_MAX_SIZE 8192
  77. #define OF_CPU "PowerPC,5200@0"
  78. #define OF_SOC "soc5200@f0000000"
  79. #define OF_TBCLK (bd->bi_busfreq / 4)
  80. #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
  81. /*
  82. * NOR flash configuration
  83. */
  84. #define CONFIG_SYS_FLASH_BASE 0xfc000000
  85. #define CONFIG_SYS_FLASH_SIZE 0x02000000
  86. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x80000)
  87. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  88. #define CONFIG_SYS_MAX_FLASH_SECT 256
  89. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000
  90. #define CONFIG_SYS_FLASH_WRITE_TOUT 500
  91. #define CONFIG_SYS_FLASH_LOCK_TOUT 5
  92. #define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000
  93. #define CONFIG_SYS_FLASH_PROTECTION
  94. #define CONFIG_FLASH_CFI_DRIVER
  95. #define CONFIG_SYS_FLASH_CFI
  96. #define CONFIG_SYS_FLASH_EMPTY_INFO
  97. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  98. #define CONFIG_FLASH_VERIFY
  99. /*
  100. * Environment settings
  101. */
  102. #define CONFIG_ENV_IS_IN_FLASH
  103. #define CONFIG_ENV_SIZE 0x10000
  104. #define CONFIG_ENV_SECT_SIZE 0x20000
  105. #define CONFIG_ENV_OVERWRITE
  106. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  107. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  108. /*
  109. * Memory map
  110. */
  111. #define CONFIG_SYS_MBAR 0xf0000000
  112. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  113. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  114. /* Use SRAM until RAM will be available */
  115. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  116. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
  117. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  118. GENERATED_GBL_DATA_SIZE)
  119. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  120. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  121. #define CONFIG_SYS_MONITOR_LEN (512 << 10)
  122. #define CONFIG_SYS_MALLOC_LEN (4 << 20)
  123. #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
  124. /*
  125. * Ethernet configuration
  126. */
  127. #define CONFIG_MPC5xxx_FEC
  128. #define CONFIG_MPC5xxx_FEC_MII100
  129. #ifdef CONFIG_A4M2K
  130. #define CONFIG_PHY_ADDR 0x01
  131. #else
  132. #define CONFIG_PHY_ADDR 0x00
  133. #endif
  134. /*
  135. * GPIO configuration
  136. */
  137. /*
  138. * GPIO-config depends on failsave-level
  139. * failsave 0 means just MPX-config, no digiboard, no fpga
  140. * 1 means digiboard ok
  141. * 2 means fpga ok
  142. */
  143. #ifdef CONFIG_A4M2K
  144. #define CONFIG_SYS_GPS_PORT_CONFIG 0x1005C805
  145. #else
  146. /* for failsave-level 0 - full failsave */
  147. #define CONFIG_SYS_GPS_PORT_CONFIG 0x1005C005
  148. /* for failsave-level 1 - only digiboard ok */
  149. #define CONFIG_SYS_GPS_PORT_CONFIG_1 0x1005C065
  150. /* for failsave-level 2 - all ok */
  151. #define CONFIG_SYS_GPS_PORT_CONFIG_2 0x1005C065
  152. #endif
  153. #define CONFIG_WDOG_GPIO_PIN GPIO_WKUP_7
  154. #if defined(CONFIG_A4M2K) && !defined(CONFIG_SPL_BUILD)
  155. #define CONFIG_HW_WATCHDOG /* Use external HW-Watchdog */
  156. #endif
  157. /*
  158. * Configuration matrix
  159. * MSB LSB
  160. * failsave 0 0x1005C005 00010000000001011100000000000101 ( full failsave )
  161. * failsave 1 0x1005C065 00010000000001011100000001100101 ( digib.-ver ok )
  162. * failsave 2 0x1005C065 00010000000001011100000001100101 ( all ok )
  163. * || ||| || | ||| | | | |
  164. * || ||| || | ||| | | | | bit rev name
  165. * ++-+++-++--+---+++-+---+---+---+- 0 31 CS1
  166. * +-+++-++--+---+++-+---+---+---+- 1 30 LPTZ
  167. * ||| || | ||| | | | | 2 29 ALTs
  168. * +++-++--+---+++-+---+---+---+- 3 28 ALTs
  169. * ++-++--+---+++-+---+---+---+- 4 27 CS7
  170. * +-++--+---+++-+---+---+---+- 5 26 CS6
  171. * || | ||| | | | | 6 25 ATA
  172. * ++--+---+++-+---+---+---+- 7 24 ATA
  173. * +--+---+++-+---+---+---+- 8 23 IR_USB_CLK
  174. * | ||| | | | | 9 22 IRDA
  175. * | ||| | | | | 10 21 IRDA
  176. * +---+++-+---+---+---+- 11 20 IRDA
  177. * ||| | | | | 12 19 Ether
  178. * ||| | | | | 13 18 Ether
  179. * ||| | | | | 14 17 Ether
  180. * +++-+---+---+---+- 15 16 Ether
  181. * ++-+---+---+---+- 16 15 PCI_DIS
  182. * +-+---+---+---+- 17 14 USB_SE
  183. * | | | | 18 13 USB
  184. * +---+---+---+- 19 12 USB
  185. * | | | 20 11 PSC3
  186. * | | | 21 10 PSC3
  187. * | | | 22 9 PSC3
  188. * +---+---+- 23 8 PSC3
  189. * | | 24 7 -
  190. * | | 25 6 PSC2
  191. * | | 26 5 PSC2
  192. * +---+- 27 4 PSC2
  193. * | 28 3 -
  194. * | 29 2 PSC1
  195. * | 30 1 PSC1
  196. * +- 31 0 PSC1
  197. */
  198. /*
  199. * Miscellaneous configurable options
  200. */
  201. #define CONFIG_SYS_LONGHELP
  202. #define CONFIG_CMDLINE_EDITING
  203. #if defined(CONFIG_CMD_KGDB)
  204. #define CONFIG_SYS_CBSIZE 1024
  205. #else
  206. #define CONFIG_SYS_CBSIZE 256
  207. #endif
  208. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  209. #define CONFIG_SYS_MAXARGS 16
  210. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  211. #define CONFIG_SYS_MEMTEST_START 0x00100000
  212. #define CONFIG_SYS_MEMTEST_END 0x00f00000
  213. #define CONFIG_SYS_LOAD_ADDR 0x00100000
  214. /*
  215. * Various low-level settings
  216. */
  217. #define CONFIG_SYS_HID0_INIT (HID0_ICE | HID0_ICFI)
  218. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  219. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  220. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  221. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  222. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  223. #ifdef CONFIG_A4M2K
  224. /* external MRAM */
  225. #define CONFIG_SYS_CS1_START 0xf1000000
  226. #define CONFIG_SYS_CS1_SIZE (512 << 10) /* 512KiB MRAM */
  227. #endif
  228. #define CONFIG_SYS_CS2_START 0xe0000000
  229. #define CONFIG_SYS_CS2_SIZE 0x00100000
  230. /* FPGA slave io (512kiB / 1MiB) - see ticket #66 */
  231. #define CONFIG_SYS_CS3_START 0xE9000000
  232. #ifdef CONFIG_A4M2K
  233. #define CONFIG_SYS_CS3_SIZE 0x00100000
  234. #else
  235. #define CONFIG_SYS_CS3_SIZE 0x00080000
  236. #endif
  237. /* 00000000 00110010 1 0 1 1 10 01 00 00 0 0 0 0 = 0x0032B900 */
  238. #define CONFIG_SYS_CS3_CFG 0x0032B900
  239. #ifndef CONFIG_A4M2K
  240. /* Diagnosis Interface - see ticket #63 */
  241. #define CONFIG_SYS_CS4_START 0xEA000000
  242. #define CONFIG_SYS_CS4_SIZE 0x00000001
  243. /* 00000000 00000010 1 0 1 1 10 01 00 00 0 0 0 0 = 0x0002B900 */
  244. #define CONFIG_SYS_CS4_CFG 0x0002B900
  245. #endif
  246. /* FPGA master io (64kiB / 1MiB) - see ticket #66 */
  247. #define CONFIG_SYS_CS5_START 0xE8000000
  248. #ifdef CONFIG_A4M2K
  249. #define CONFIG_SYS_CS5_SIZE 0x00100000
  250. #else
  251. #define CONFIG_SYS_CS5_SIZE 0x00010000
  252. #endif
  253. /* 00000000 00110010 1 0 1 1 10 01 00 00 0 0 0 0 = 0x0032B900 */
  254. #define CONFIG_SYS_CS5_CFG 0x0032B900
  255. #ifdef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* for pci_clk = 66 MHz */
  256. #define CONFIG_SYS_BOOTCS_CFG 0x0006F900
  257. #define CONFIG_SYS_CS1_CFG 0x0008FD00
  258. #define CONFIG_SYS_CS2_CFG 0x0006F90C
  259. #else /* for pci_clk = 33 MHz */
  260. #define CONFIG_SYS_BOOTCS_CFG 0x0002F900
  261. #define CONFIG_SYS_CS1_CFG 0x0001FB00
  262. #define CONFIG_SYS_CS2_CFG 0x0002F90C
  263. #endif
  264. #define CONFIG_SYS_CS_BURST 0x00000000
  265. /* set DC for FPGA CS5 and CS3 to 0 - see ticket #66 */
  266. /* R 7 R 6 R 5 R 4 R 3 R 2 R 1 R 0 */
  267. /* 00 11 00 11 00 00 00 11 00 00 00 00 00 00 00 00 */
  268. #define CONFIG_SYS_CS_DEADCYCLE 0x33030000
  269. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  270. /*
  271. * Environment Configuration
  272. */
  273. #undef CONFIG_BOOTARGS
  274. #define CONFIG_SYS_AUTOLOAD "n"
  275. #define CONFIG_PREBOOT "echo;" \
  276. "echo Type \"run flash_mtd\" to boot from flash with mtd filesystem;" \
  277. "echo Type \"run net_nfs\" to boot from tftp with nfs filesystem;" \
  278. "echo"
  279. #undef CONFIG_BOOTARGS
  280. #define CONFIG_SYS_FDT_BASE 0xfc1e0000
  281. #define CONFIG_SYS_FDT_SIZE (16<<10)
  282. #define CONFIG_EXTRA_ENV_SETTINGS \
  283. "netdev=eth0\0" \
  284. "verify=no\0" \
  285. "loadaddr=200000\0" \
  286. "kernel_addr=" __stringify(CONFIG_SYS_OS_BASE) "\0" \
  287. "kernel_addr_r=1000000\0" \
  288. "fdt_addr=" __stringify(CONFIG_SYS_FDT_BASE) "\0" \
  289. "fdt_addr_r=1800000\0" \
  290. "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \
  291. "fdtfile=" __stringify(CONFIG_HOSTNAME) "/" \
  292. __stringify(CONFIG_HOSTNAME) ".dtb\0" \
  293. "rootpath=/opt/eldk-5.2.1/powerpc/" \
  294. "core-image-minimal-mtdutils-dropbear-generic\0" \
  295. "consoledev=ttyPSC0\0" \
  296. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  297. "nfsroot=${serverip}:${rootpath}\0" \
  298. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  299. "mtdargs=setenv bootargs root=/dev/mtdblock8 " \
  300. "rootfstype=squashfs,jffs2\0" \
  301. "addhost=setenv bootargs ${bootargs} " \
  302. "hostname=${hostname}\0" \
  303. "addip=setenv bootargs ${bootargs} " \
  304. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  305. ":${hostname}:${netdev}:off panic=1\0" \
  306. "addtty=setenv bootargs ${bootargs} " \
  307. "console=${consoledev},${baudrate}\0" \
  308. "flash_nfs=run nfsargs addip addtty addmtd addhost;" \
  309. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  310. "flash_mtd=run mtdargs addip addtty addmtd addhost;" \
  311. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  312. "flash_self=run ramargs addip addtty addmtd addhost;" \
  313. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  314. "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
  315. "tftp ${fdt_addr_r} ${fdtfile};" \
  316. "run nfsargs addip addtty addmtd addhost;" \
  317. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  318. "load=tftp ${loadaddr} " __stringify(CONFIG_HOSTNAME) \
  319. "/u-boot-img.bin\0" \
  320. "update=protect off fc000000 fc07ffff;" \
  321. "era fc000000 fc07ffff;" \
  322. "cp.b ${loadaddr} fc000000 ${filesize}\0" \
  323. "upd=run load;run update\0" \
  324. "upd_fdt=tftp 1800000 a3m071/a3m071.dtb;" \
  325. "run mtdargs addip addtty addmtd addhost;" \
  326. "fdt addr 1800000;fdt boardsetup;fdt chosen;" \
  327. "erase fc1e0000 fc1fffff;cp.b 1800000 fc1e0000 20000" \
  328. "upd_kernel=tftp 1000000 a3m071/uImage-uncompressed;" \
  329. "erase fc200000 fc6fffff;" \
  330. "cp.b 1000000 fc200000 ${filesize}" \
  331. "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
  332. "mtdids=" MTDIDS_DEFAULT "\0" \
  333. "mtdparts=" MTDPARTS_DEFAULT "\0" \
  334. ""
  335. #define CONFIG_BOOTCOMMAND "run flash_mtd"
  336. /*
  337. * SPL related defines
  338. */
  339. #define CONFIG_SPL_FRAMEWORK
  340. #define CONFIG_SPL_BOARD_INIT
  341. #define CONFIG_SPL_TEXT_BASE 0xfc000000
  342. /* Place BSS for SPL near end of SDRAM */
  343. #define CONFIG_SPL_BSS_START_ADDR ((128 - 1) << 20)
  344. #define CONFIG_SPL_BSS_MAX_SIZE (64 << 10)
  345. /* Place patched DT blob (fdt) at this address */
  346. #define CONFIG_SYS_SPL_ARGS_ADDR 0x01800000
  347. /* Settings for real U-Boot to be loaded from NOR flash */
  348. #ifndef __ASSEMBLY__
  349. extern char __spl_flash_end[];
  350. #endif
  351. #define CONFIG_SYS_UBOOT_BASE __spl_flash_end
  352. #define CONFIG_SYS_SPL_MAX_LEN (32 << 10)
  353. #define CONFIG_SYS_UBOOT_START 0x1000100
  354. #endif /* __CONFIG_H */