VOM405.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /*
  2. * (C) Copyright 2001-2004
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * board/config.h - configuration options, board specific
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * High Level Configuration Options
  14. * (easy to change)
  15. */
  16. #define CONFIG_405EP 1 /* This is a PPC405 CPU */
  17. #define CONFIG_VOM405 1 /* ...on a VOM405 board */
  18. #define CONFIG_SYS_TEXT_BASE 0xFFFC8000
  19. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  20. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  21. #define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
  22. #define CONFIG_BAUDRATE 9600
  23. #undef CONFIG_BOOTARGS
  24. #undef CONFIG_BOOTCOMMAND
  25. #define CONFIG_PREBOOT /* enable preboot variable */
  26. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  27. #undef CONFIG_HAS_ETH1
  28. #define CONFIG_PPC4xx_EMAC
  29. #define CONFIG_MII 1 /* MII PHY management */
  30. #define CONFIG_PHY_ADDR 0 /* PHY address */
  31. #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
  32. #define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
  33. /*
  34. * BOOTP options
  35. */
  36. #define CONFIG_BOOTP_SUBNETMASK
  37. #define CONFIG_BOOTP_GATEWAY
  38. #define CONFIG_BOOTP_HOSTNAME
  39. #define CONFIG_BOOTP_BOOTPATH
  40. #define CONFIG_BOOTP_DNS
  41. #define CONFIG_BOOTP_DNS2
  42. #define CONFIG_BOOTP_SEND_HOSTNAME
  43. /*
  44. * Command line configuration.
  45. */
  46. #define CONFIG_CMD_BSP
  47. #define CONFIG_CMD_IRQ
  48. #define CONFIG_CMD_EEPROM
  49. #undef CONFIG_WATCHDOG /* watchdog disabled */
  50. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  51. #undef CONFIG_PRAM /* no "protected RAM" */
  52. /*
  53. * Miscellaneous configurable options
  54. */
  55. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  56. #if defined(CONFIG_CMD_KGDB)
  57. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  58. #else
  59. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  60. #endif
  61. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  62. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  63. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  64. #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
  65. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  66. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  67. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  68. #define CONFIG_SYS_NS16550_SERIAL
  69. #define CONFIG_SYS_NS16550_REG_SIZE 1
  70. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  71. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
  72. #define CONFIG_SYS_BASE_BAUD 691200
  73. /* The following table includes the supported baudrates */
  74. #define CONFIG_SYS_BAUDRATE_TABLE \
  75. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  76. 57600, 115200, 230400, 460800, 921600 }
  77. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  78. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  79. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  80. #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
  81. /*
  82. * For booting Linux, the board info and command line data
  83. * have to be in the first 8 MB of memory, since this is
  84. * the maximum mapped by the Linux kernel during initialization.
  85. */
  86. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  87. /*
  88. * FLASH organization
  89. */
  90. #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
  91. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  92. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  93. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  94. #define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
  95. #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  96. #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  97. #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  98. /*
  99. * The following defines are added for buggy IOP480 byte interface.
  100. * All other boards should use the standard values (CPCI405 etc.)
  101. */
  102. #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
  103. #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
  104. #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
  105. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  106. /*
  107. * Start addresses for the final memory configuration
  108. * (Set up by the startup code)
  109. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  110. */
  111. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  112. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
  113. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  114. #define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
  115. #define CONFIG_SYS_MALLOC_LEN (256 * 1024)
  116. #if (CONFIG_SYS_MONITOR_BASE < FLASH_BASE0_PRELIM)
  117. # define CONFIG_SYS_RAMBOOT 1
  118. #else
  119. # undef CONFIG_SYS_RAMBOOT
  120. #endif
  121. /*
  122. * Environment Variable setup
  123. */
  124. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  125. #define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
  126. #define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
  127. /* total size of a CAT24WC16 is 2048 bytes */
  128. #define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
  129. #define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
  130. /*
  131. * I2C EEPROM (CAT24WC16) for environment
  132. */
  133. #define CONFIG_SYS_I2C
  134. #define CONFIG_SYS_I2C_PPC4XX
  135. #define CONFIG_SYS_I2C_PPC4XX_CH0
  136. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
  137. #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
  138. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  139. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  140. /* mask of address bits that overflow into the "EEPROM chip address" */
  141. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
  142. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  143. /* 16 byte page write mode using*/
  144. /* last 4 bits of the address */
  145. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  146. /*
  147. * External Bus Controller (EBC) Setup
  148. */
  149. #define CAN_BA 0xF0000000 /* CAN Base Address */
  150. /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
  151. #define CONFIG_SYS_EBC_PB0AP 0x92015480
  152. #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  153. /* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
  154. #define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  155. #define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  156. /*
  157. * FPGA stuff
  158. */
  159. #define CONFIG_SYS_XSVF_DEFAULT_ADDR 0xfffc0000
  160. /* FPGA program pin configuration */
  161. #define CONFIG_SYS_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
  162. #define CONFIG_SYS_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
  163. #define CONFIG_SYS_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
  164. #define CONFIG_SYS_FPGA_INIT 0x00010000 /* unused (ppc input) */
  165. #define CONFIG_SYS_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
  166. /*
  167. * Definitions for initial stack pointer and data area (in data cache)
  168. */
  169. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  170. #define CONFIG_SYS_TEMP_STACK_OCM 1
  171. /* On Chip Memory location */
  172. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  173. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  174. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
  175. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
  176. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  177. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  178. /*
  179. * Definitions for GPIO setup (PPC405EP specific)
  180. *
  181. * GPIO0[0] - External Bus Controller BLAST output
  182. * GPIO0[1-9] - Instruction trace outputs -> GPIO
  183. * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
  184. * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
  185. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  186. * GPIO0[24-27] - UART0 control signal inputs/outputs
  187. * GPIO0[28-29] - UART1 data signal input/output
  188. * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
  189. */
  190. /* GPIO Input: OSR=00, ISR=00, TSR=00, TCR=0 */
  191. /* GPIO Output: OSR=00, ISR=00, TSR=00, TCR=1 */
  192. /* Alt. Funtion Input: OSR=00, ISR=01, TSR=00, TCR=0 */
  193. /* Alt. Funtion Output: OSR=01, ISR=00, TSR=00, TCR=1 */
  194. #define CONFIG_SYS_GPIO0_OSRL 0x40000500 /* 0 ... 15 */
  195. #define CONFIG_SYS_GPIO0_OSRH 0x00000110 /* 16 ... 31 */
  196. #define CONFIG_SYS_GPIO0_ISR1L 0x00000000 /* 0 ... 15 */
  197. #define CONFIG_SYS_GPIO0_ISR1H 0x14000045 /* 16 ... 31 */
  198. #define CONFIG_SYS_GPIO0_TSRL 0x00000000 /* 0 ... 15 */
  199. #define CONFIG_SYS_GPIO0_TSRH 0x00000000 /* 16 ... 31 */
  200. #define CONFIG_SYS_GPIO0_TCR 0xF7FE0014 /* 0 ... 31 */
  201. /*
  202. * Default speed selection (cpu_plb_opb_ebc) in mhz.
  203. * This value will be set if iic boot eprom is disabled.
  204. */
  205. #define PLLMR0_DEFAULT PLLMR0_133_66_66_33
  206. #define PLLMR1_DEFAULT PLLMR1_133_66_66_33
  207. #endif /* __CONFIG_H */