UCP1020.h 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947
  1. /*
  2. * Copyright 2013-2015 Arcturus Networks, Inc.
  3. * http://www.arcturusnetworks.com/products/ucp1020/
  4. * based on include/configs/p1_p2_rdb_pc.h
  5. * original copyright follows:
  6. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. /*
  11. * QorIQ uCP1020-xx boards configuration file
  12. */
  13. #ifndef __CONFIG_H
  14. #define __CONFIG_H
  15. #define CONFIG_FSL_ELBC
  16. #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
  17. #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
  18. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  19. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  20. #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
  21. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  22. #if defined(CONFIG_TARTGET_UCP1020T1)
  23. #define CONFIG_UCP1020_REV_1_3
  24. #define CONFIG_BOARDNAME "uCP1020-64EE512-0U1-XR-T1"
  25. #define CONFIG_TSEC_ENET
  26. #define CONFIG_TSEC1
  27. #define CONFIG_TSEC3
  28. #define CONFIG_HAS_ETH0
  29. #define CONFIG_HAS_ETH1
  30. #define CONFIG_ETHADDR 00:19:D3:FF:FF:FF
  31. #define CONFIG_ETH1ADDR 00:19:D3:FF:FF:FE
  32. #define CONFIG_ETH2ADDR 00:19:D3:FF:FF:FD
  33. #define CONFIG_IPADDR 10.80.41.229
  34. #define CONFIG_SERVERIP 10.80.41.227
  35. #define CONFIG_NETMASK 255.255.252.0
  36. #define CONFIG_ETHPRIME "eTSEC3"
  37. #ifndef CONFIG_SPI_FLASH
  38. #endif
  39. #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
  40. #define CONFIG_SYS_L2_SIZE (256 << 10)
  41. #define CONFIG_LAST_STAGE_INIT
  42. #endif
  43. #if defined(CONFIG_TARGET_UCP1020)
  44. #define CONFIG_UCP1020
  45. #define CONFIG_UCP1020_REV_1_3
  46. #define CONFIG_BOARDNAME_LOCAL "uCP1020-64EEE512-OU1-XR"
  47. #define CONFIG_TSEC_ENET
  48. #define CONFIG_TSEC1
  49. #define CONFIG_TSEC2
  50. #define CONFIG_TSEC3
  51. #define CONFIG_HAS_ETH0
  52. #define CONFIG_HAS_ETH1
  53. #define CONFIG_HAS_ETH2
  54. #define CONFIG_ETHADDR 00:06:3B:FF:FF:FF
  55. #define CONFIG_ETH1ADDR 00:06:3B:FF:FF:FE
  56. #define CONFIG_ETH2ADDR 00:06:3B:FF:FF:FD
  57. #define CONFIG_IPADDR 192.168.1.81
  58. #define CONFIG_IPADDR1 192.168.1.82
  59. #define CONFIG_IPADDR2 192.168.1.83
  60. #define CONFIG_SERVERIP 192.168.1.80
  61. #define CONFIG_GATEWAYIP 102.168.1.1
  62. #define CONFIG_NETMASK 255.255.255.0
  63. #define CONFIG_ETHPRIME "eTSEC1"
  64. #ifndef CONFIG_SPI_FLASH
  65. #endif
  66. #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
  67. #define CONFIG_SYS_L2_SIZE (256 << 10)
  68. #define CONFIG_LAST_STAGE_INIT
  69. #endif
  70. #ifdef CONFIG_SDCARD
  71. #define CONFIG_RAMBOOT_SDCARD
  72. #define CONFIG_SYS_RAMBOOT
  73. #define CONFIG_SYS_EXTRA_ENV_RELOC
  74. #define CONFIG_SYS_TEXT_BASE 0x11000000
  75. #define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
  76. #endif
  77. #ifdef CONFIG_SPIFLASH
  78. #define CONFIG_RAMBOOT_SPIFLASH
  79. #define CONFIG_SYS_RAMBOOT
  80. #define CONFIG_SYS_EXTRA_ENV_RELOC
  81. #define CONFIG_SYS_TEXT_BASE 0x11000000
  82. #define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
  83. #endif
  84. #ifndef CONFIG_SYS_TEXT_BASE
  85. #define CONFIG_SYS_TEXT_BASE 0xeff80000
  86. #endif
  87. #define CONFIG_SYS_TEXT_BASE_NOR 0xeff80000
  88. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  89. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  90. #endif
  91. #ifndef CONFIG_SYS_MONITOR_BASE
  92. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  93. #endif
  94. #define CONFIG_MP
  95. #define CONFIG_ENV_OVERWRITE
  96. #define CONFIG_CMD_SATA
  97. #define CONFIG_SATA_SIL
  98. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  99. #define CONFIG_LIBATA
  100. #define CONFIG_LBA48
  101. #define CONFIG_SYS_CLK_FREQ 66666666
  102. #define CONFIG_DDR_CLK_FREQ 66666666
  103. #define CONFIG_HWCONFIG
  104. #define CONFIG_DTT_ADM1021 1 /* ADM1021 temp sensor support */
  105. #define CONFIG_SYS_DTT_BUS_NUM 1 /* The I2C bus for DTT */
  106. #define CONFIG_DTT_SENSORS { 0, 1 } /* Sensor index */
  107. /*
  108. * ADM1021/NCT72 temp sensor configuration (see dtt/adm1021.c for details).
  109. * there will be one entry in this array for each two (dummy) sensors in
  110. * CONFIG_DTT_SENSORS.
  111. *
  112. * For uCP1020 module:
  113. * - only one ADM1021/NCT72
  114. * - i2c addr 0x41
  115. * - conversion rate 0x02 = 0.25 conversions/second
  116. * - ALERT output disabled
  117. * - local temp sensor enabled, min set to 0 deg, max set to 85 deg
  118. * - remote temp sensor enabled, min set to 0 deg, max set to 85 deg
  119. */
  120. #define CONFIG_SYS_DTT_ADM1021 { { CONFIG_SYS_I2C_NCT72_ADDR, \
  121. 0x02, 0, 1, 0, 85, 1, 0, 85} }
  122. #define CONFIG_CMD_DTT
  123. /*
  124. * These can be toggled for performance analysis, otherwise use default.
  125. */
  126. #define CONFIG_L2_CACHE
  127. #define CONFIG_BTB
  128. #define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */
  129. #define CONFIG_ENABLE_36BIT_PHYS
  130. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  131. #define CONFIG_SYS_MEMTEST_END 0x1fffffff
  132. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  133. #define CONFIG_SYS_CCSRBAR 0xffe00000
  134. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  135. /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
  136. SPL code*/
  137. #ifdef CONFIG_SPL_BUILD
  138. #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
  139. #endif
  140. /* DDR Setup */
  141. #define CONFIG_DDR_ECC_ENABLE
  142. #ifndef CONFIG_DDR_ECC_ENABLE
  143. #define CONFIG_SYS_DDR_RAW_TIMING
  144. #define CONFIG_DDR_SPD
  145. #endif
  146. #define CONFIG_SYS_SPD_BUS_NUM 1
  147. #undef CONFIG_FSL_DDR_INTERACTIVE
  148. #define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_512M
  149. #define CONFIG_CHIP_SELECTS_PER_CTRL 1
  150. #define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
  151. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  152. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  153. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  154. /* Default settings for DDR3 */
  155. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
  156. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
  157. #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
  158. #define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
  159. #define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
  160. #define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
  161. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  162. #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
  163. #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
  164. #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
  165. #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
  166. #define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
  167. #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
  168. #define CONFIG_SYS_DDR_RCW_1 0x00000000
  169. #define CONFIG_SYS_DDR_RCW_2 0x00000000
  170. #ifdef CONFIG_DDR_ECC_ENABLE
  171. #define CONFIG_SYS_DDR_CONTROL 0xE70C0000 /* Type = DDR3 & ECC */
  172. #else
  173. #define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
  174. #endif
  175. #define CONFIG_SYS_DDR_CONTROL_2 0x04401050
  176. #define CONFIG_SYS_DDR_TIMING_4 0x00220001
  177. #define CONFIG_SYS_DDR_TIMING_5 0x03402400
  178. #define CONFIG_SYS_DDR_TIMING_3 0x00020000
  179. #define CONFIG_SYS_DDR_TIMING_0 0x00330004
  180. #define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
  181. #define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
  182. #define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
  183. #define CONFIG_SYS_DDR_MODE_1 0x40461520
  184. #define CONFIG_SYS_DDR_MODE_2 0x8000c000
  185. #define CONFIG_SYS_DDR_INTERVAL 0x0C300000
  186. #undef CONFIG_CLOCKS_IN_MHZ
  187. /*
  188. * Memory map
  189. *
  190. * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
  191. * 0x8000_0000 0xdfff_ffff PCI Express Mem 1G non-cacheable(PCIe * 2)
  192. * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
  193. * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 256K cacheable
  194. * (early boot only)
  195. * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
  196. * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
  197. * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
  198. */
  199. /*
  200. * Local Bus Definitions
  201. */
  202. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
  203. #define CONFIG_SYS_FLASH_BASE 0xec000000
  204. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  205. #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
  206. | BR_PS_16 | BR_V)
  207. #define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
  208. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
  209. #define CONFIG_SYS_FLASH_QUIET_TEST
  210. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  211. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  212. #undef CONFIG_SYS_FLASH_CHECKSUM
  213. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  214. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  215. #define CONFIG_FLASH_CFI_DRIVER
  216. #define CONFIG_SYS_FLASH_CFI
  217. #define CONFIG_SYS_FLASH_EMPTY_INFO
  218. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  219. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  220. #define CONFIG_SYS_INIT_RAM_LOCK
  221. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
  222. /* Initial L1 address */
  223. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
  224. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  225. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  226. /* Size of used area in RAM */
  227. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  228. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  229. GENERATED_GBL_DATA_SIZE)
  230. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  231. #define CONFIG_SYS_MONITOR_LEN (256 * 1024)/* Reserve 256 kB for Mon */
  232. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */
  233. #define CONFIG_SYS_PMC_BASE 0xff980000
  234. #define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
  235. #define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
  236. BR_PS_8 | BR_V)
  237. #define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
  238. OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
  239. OR_GPCM_EAD)
  240. #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  241. #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  242. #ifdef CONFIG_NAND_FSL_ELBC
  243. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
  244. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  245. #endif
  246. /* Serial Port - controlled on board with jumper J8
  247. * open - index 2
  248. * shorted - index 1
  249. */
  250. #define CONFIG_CONS_INDEX 1
  251. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  252. #define CONFIG_SYS_NS16550_SERIAL
  253. #define CONFIG_SYS_NS16550_REG_SIZE 1
  254. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  255. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
  256. #define CONFIG_NS16550_MIN_FUNCTIONS
  257. #endif
  258. #define CONFIG_SYS_BAUDRATE_TABLE \
  259. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  260. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
  261. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
  262. /* I2C */
  263. #define CONFIG_SYS_I2C
  264. #define CONFIG_SYS_I2C_FSL
  265. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  266. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  267. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  268. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  269. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  270. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
  271. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
  272. #define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
  273. #define CONFIG_RTC_DS1337
  274. #define CONFIG_SYS_RTC_DS1337_NOOSC
  275. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  276. #define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
  277. #define CONFIG_SYS_I2C_NCT72_ADDR 0x4C
  278. #define CONFIG_SYS_I2C_IDT6V49205B 0x69
  279. /*
  280. * eSPI - Enhanced SPI
  281. */
  282. #define CONFIG_HARD_SPI
  283. #define CONFIG_SF_DEFAULT_SPEED 10000000
  284. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
  285. #if defined(CONFIG_PCI)
  286. /*
  287. * General PCI
  288. * Memory space is mapped 1-1, but I/O space must start from 0.
  289. */
  290. /* controller 2, direct to uli, tgtid 2, Base address 9000 */
  291. #define CONFIG_SYS_PCIE2_NAME "PCIe SLOT CON9"
  292. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  293. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  294. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  295. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  296. #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
  297. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  298. #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
  299. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  300. /* controller 1, Slot 2, tgtid 1, Base address a000 */
  301. #define CONFIG_SYS_PCIE1_NAME "PCIe SLOT CON10"
  302. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  303. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  304. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
  305. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  306. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
  307. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  308. #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
  309. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  310. #define CONFIG_CMD_PCI
  311. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  312. #define CONFIG_DOS_PARTITION
  313. #endif /* CONFIG_PCI */
  314. /*
  315. * Environment
  316. */
  317. #ifdef CONFIG_ENV_FIT_UCBOOT
  318. #define CONFIG_ENV_IS_IN_FLASH
  319. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x20000)
  320. #define CONFIG_ENV_SIZE 0x20000
  321. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  322. #else
  323. #define CONFIG_ENV_SPI_BUS 0
  324. #define CONFIG_ENV_SPI_CS 0
  325. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  326. #define CONFIG_ENV_SPI_MODE 0
  327. #ifdef CONFIG_RAMBOOT_SPIFLASH
  328. #define CONFIG_ENV_IS_IN_SPI_FLASH
  329. #define CONFIG_ENV_SIZE 0x3000 /* 12KB */
  330. #define CONFIG_ENV_OFFSET 0x2000 /* 8KB */
  331. #define CONFIG_ENV_SECT_SIZE 0x1000
  332. #if defined(CONFIG_SYS_REDUNDAND_ENVIRONMENT)
  333. /* Address and size of Redundant Environment Sector */
  334. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
  335. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  336. #endif
  337. #elif defined(CONFIG_RAMBOOT_SDCARD)
  338. #define CONFIG_ENV_IS_IN_MMC
  339. #define CONFIG_FSL_FIXED_MMC_LOCATION
  340. #define CONFIG_ENV_SIZE 0x2000
  341. #define CONFIG_SYS_MMC_ENV_DEV 0
  342. #elif defined(CONFIG_SYS_RAMBOOT)
  343. #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
  344. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  345. #define CONFIG_ENV_SIZE 0x2000
  346. #else
  347. #define CONFIG_ENV_IS_IN_FLASH
  348. #define CONFIG_ENV_BASE (CONFIG_SYS_FLASH_BASE)
  349. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  350. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
  351. #define CONFIG_ENV_ADDR (CONFIG_ENV_BASE + 0xC0000)
  352. #if defined(CONFIG_SYS_REDUNDAND_ENVIRONMENT)
  353. /* Address and size of Redundant Environment Sector */
  354. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
  355. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  356. #endif
  357. #endif
  358. #endif /* CONFIG_ENV_FIT_UCBOOT */
  359. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  360. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  361. /*
  362. * Command line configuration.
  363. */
  364. #define CONFIG_CMD_IRQ
  365. #define CONFIG_CMD_DATE
  366. #define CONFIG_CMD_IRQ
  367. #define CONFIG_CMD_REGINFO
  368. #define CONFIG_CMD_ERRATA
  369. #define CONFIG_CMD_CRAMFS
  370. /*
  371. * USB
  372. */
  373. #define CONFIG_HAS_FSL_DR_USB
  374. #if defined(CONFIG_HAS_FSL_DR_USB)
  375. #define CONFIG_USB_EHCI
  376. #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
  377. #ifdef CONFIG_USB_EHCI
  378. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  379. #define CONFIG_USB_EHCI_FSL
  380. #endif
  381. #endif
  382. #undef CONFIG_WATCHDOG /* watchdog disabled */
  383. #ifdef CONFIG_MMC
  384. #define CONFIG_FSL_ESDHC
  385. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  386. #define CONFIG_MMC_SPI
  387. #define CONFIG_CMD_MMC_SPI
  388. #define CONFIG_GENERIC_MMC
  389. #endif
  390. #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) || defined(CONFIG_FSL_SATA)
  391. #define CONFIG_DOS_PARTITION
  392. #endif
  393. /* Misc Extra Settings */
  394. #undef CONFIG_WATCHDOG /* watchdog disabled */
  395. /*
  396. * Miscellaneous configurable options
  397. */
  398. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  399. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  400. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  401. #if defined(CONFIG_CMD_KGDB)
  402. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  403. #else
  404. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  405. #endif
  406. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  407. /* Print Buffer Size */
  408. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  409. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
  410. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms tick */
  411. /*
  412. * For booting Linux, the board info and command line data
  413. * have to be in the first 64 MB of memory, since this is
  414. * the maximum mapped by the Linux kernel during initialization.
  415. */
  416. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
  417. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  418. #if defined(CONFIG_CMD_KGDB)
  419. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  420. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  421. #endif
  422. /*
  423. * Environment Configuration
  424. */
  425. #if defined(CONFIG_TSEC_ENET)
  426. #if defined(CONFIG_UCP1020_REV_1_2)
  427. #define CONFIG_PHY_MICREL_KSZ9021
  428. #elif defined(CONFIG_UCP1020_REV_1_3)
  429. #define CONFIG_PHY_MICREL_KSZ9031
  430. #else
  431. #error "UCP1020 module revision is not defined !!!"
  432. #endif
  433. #define CONFIG_BOOTP_SERVERIP
  434. #define CONFIG_MII /* MII PHY management */
  435. #define CONFIG_TSEC1_NAME "eTSEC1"
  436. #define CONFIG_TSEC2_NAME "eTSEC2"
  437. #define CONFIG_TSEC3_NAME "eTSEC3"
  438. #define TSEC1_PHY_ADDR 4
  439. #define TSEC2_PHY_ADDR 0
  440. #define TSEC2_PHY_ADDR_SGMII 0x00
  441. #define TSEC3_PHY_ADDR 6
  442. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  443. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  444. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  445. #define TSEC1_PHYIDX 0
  446. #define TSEC2_PHYIDX 0
  447. #define TSEC3_PHYIDX 0
  448. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  449. #endif
  450. #define CONFIG_HOSTNAME UCP1020
  451. #define CONFIG_ROOTPATH "/opt/nfsroot"
  452. #define CONFIG_BOOTFILE "uImage"
  453. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  454. /* default location for tftp and bootm */
  455. #define CONFIG_LOADADDR 1000000
  456. #define CONFIG_BOOTARGS /* the boot command will set bootargs */
  457. #define CONFIG_BAUDRATE 115200
  458. #if defined(CONFIG_DONGLE)
  459. #define CONFIG_EXTRA_ENV_SETTINGS \
  460. "bootcmd=run prog_spi_mbrbootcramfs\0" \
  461. "bootfile=uImage\0" \
  462. "consoledev=ttyS0\0" \
  463. "cramfsfile=image.cramfs\0" \
  464. "dtbaddr=0x00c00000\0" \
  465. "dtbfile=image.dtb\0" \
  466. "ethaddr=" __stringify(CONFIG_ETHADDR) "\0" \
  467. "eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0" \
  468. "eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0" \
  469. "fileaddr=0x01000000\0" \
  470. "filesize=0x00080000\0" \
  471. "flashmbr=sf probe 0; " \
  472. "tftp $loadaddr $mbr; " \
  473. "sf erase $mbr_offset +$filesize; " \
  474. "sf write $loadaddr $mbr_offset $filesize\0" \
  475. "flashrecovery=tftp $recoveryaddr $cramfsfile; " \
  476. "protect off $nor_recoveryaddr +$filesize; " \
  477. "erase $nor_recoveryaddr +$filesize; " \
  478. "cp.b $recoveryaddr $nor_recoveryaddr $filesize; " \
  479. "protect on $nor_recoveryaddr +$filesize\0 " \
  480. "flashuboot=tftp $ubootaddr $ubootfile; " \
  481. "protect off $nor_ubootaddr +$filesize; " \
  482. "erase $nor_ubootaddr +$filesize; " \
  483. "cp.b $ubootaddr $nor_ubootaddr $filesize; " \
  484. "protect on $nor_ubootaddr +$filesize\0 " \
  485. "flashworking=tftp $workingaddr $cramfsfile; " \
  486. "protect off $nor_workingaddr +$filesize; " \
  487. "erase $nor_workingaddr +$filesize; " \
  488. "cp.b $workingaddr $nor_workingaddr $filesize; " \
  489. "protect on $nor_workingaddr +$filesize\0 " \
  490. "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 " \
  491. "kerneladdr=0x01100000\0" \
  492. "kernelfile=uImage\0" \
  493. "loadaddr=0x01000000\0" \
  494. "mbr=uCP1020d.mbr\0" \
  495. "mbr_offset=0x00000000\0" \
  496. "mmbr=uCP1020Quiet.mbr\0" \
  497. "mmcpart=0:2\0" \
  498. "mmc__mbrd=fatload mmc $mmcpart $loadaddr $mbr; " \
  499. "mmc erase 1 1; " \
  500. "mmc write $loadaddr 1 1\0" \
  501. "mmc__uboot=fatload mmc $mmcpart $loadaddr $ubootfile; " \
  502. "mmc erase 0x40 0x400; " \
  503. "mmc write $loadaddr 0x40 0x400\0" \
  504. "netdev=eth0\0" \
  505. "nor_recoveryaddr=0xEC0A0000\0" \
  506. "nor_ubootaddr=0xEFF80000\0" \
  507. "nor_workingaddr=0xECFA0000\0" \
  508. "norbootrecovery=setenv bootargs $recoverybootargs" \
  509. " console=$consoledev,$baudrate $othbootargs; " \
  510. "run norloadrecovery; " \
  511. "bootm $kerneladdr - $dtbaddr\0" \
  512. "norbootworking=setenv bootargs $workingbootargs" \
  513. " console=$consoledev,$baudrate $othbootargs; " \
  514. "run norloadworking; " \
  515. "bootm $kerneladdr - $dtbaddr\0" \
  516. "norloadrecovery=mw.l $kerneladdr 0x0 0x00a00000; " \
  517. "setenv cramfsaddr $nor_recoveryaddr; " \
  518. "cramfsload $dtbaddr $dtbfile; " \
  519. "cramfsload $kerneladdr $kernelfile\0" \
  520. "norloadworking=mw.l $kerneladdr 0x0 0x00a00000; " \
  521. "setenv cramfsaddr $nor_workingaddr; " \
  522. "cramfsload $dtbaddr $dtbfile; " \
  523. "cramfsload $kerneladdr $kernelfile\0" \
  524. "prog_spi_mbr=run spi__mbr\0" \
  525. "prog_spi_mbrboot=run spi__mbr; run spi__boot1; run spi__boot2\0" \
  526. "prog_spi_mbrbootcramfs=run spi__mbr; run spi__boot1; run spi__boot2; " \
  527. "run spi__cramfs\0" \
  528. "ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro" \
  529. " console=$consoledev,$baudrate $othbootargs; " \
  530. "tftp $rootfsaddr $rootfsfile; " \
  531. "tftp $loadaddr $kernelfile; " \
  532. "tftp $dtbaddr $dtbfile; " \
  533. "bootm $loadaddr $rootfsaddr $dtbaddr\0" \
  534. "ramdisk_size=120000\0" \
  535. "ramdiskfile=rootfs.ext2.gz.uboot\0" \
  536. "recoveryaddr=0x02F00000\0" \
  537. "recoverybootargs=root=/dev/mtdblock0 rootfstype=cramfs ro\0" \
  538. "releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; " \
  539. "mw.l 0xffe0f008 0x00400000\0" \
  540. "rootfsaddr=0x02F00000\0" \
  541. "rootfsfile=rootfs.ext2.gz.uboot\0" \
  542. "rootpath=/opt/nfsroot\0" \
  543. "spi__boot1=fatload mmc $mmcpart $loadaddr u-boot.bin; " \
  544. "protect off 0xeC000000 +$filesize; " \
  545. "erase 0xEC000000 +$filesize; " \
  546. "cp.b $loadaddr 0xEC000000 $filesize; " \
  547. "cmp.b $loadaddr 0xEC000000 $filesize; " \
  548. "protect on 0xeC000000 +$filesize\0" \
  549. "spi__boot2=fatload mmc $mmcpart $loadaddr u-boot.bin; " \
  550. "protect off 0xeFF80000 +$filesize; " \
  551. "erase 0xEFF80000 +$filesize; " \
  552. "cp.b $loadaddr 0xEFF80000 $filesize; " \
  553. "cmp.b $loadaddr 0xEFF80000 $filesize; " \
  554. "protect on 0xeFF80000 +$filesize\0" \
  555. "spi__bootd=fatload mmc $mmcpart $loadaddr $ubootd; " \
  556. "sf probe 0; sf erase 0x8000 +$filesize; " \
  557. "sf write $loadaddr 0x8000 $filesize\0" \
  558. "spi__cramfs=fatload mmc $mmcpart $loadaddr image.cramfs; " \
  559. "protect off 0xec0a0000 +$filesize; " \
  560. "erase 0xeC0A0000 +$filesize; " \
  561. "cp.b $loadaddr 0xeC0A0000 $filesize; " \
  562. "protect on 0xec0a0000 +$filesize\0" \
  563. "spi__mbr=fatload mmc $mmcpart $loadaddr $mmbr; " \
  564. "sf probe 1; sf erase 0 +$filesize; " \
  565. "sf write $loadaddr 0 $filesize\0" \
  566. "spi__mbrd=fatload mmc $mmcpart $loadaddr $mbr; " \
  567. "sf probe 0; sf erase 0 +$filesize; " \
  568. "sf write $loadaddr 0 $filesize\0" \
  569. "tftpflash=tftpboot $loadaddr $uboot; " \
  570. "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
  571. "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
  572. "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
  573. "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
  574. "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
  575. "uboot= " __stringify(CONFIG_UBOOTPATH) "\0" \
  576. "ubootaddr=0x01000000\0" \
  577. "ubootfile=u-boot.bin\0" \
  578. "ubootd=u-boot4dongle.bin\0" \
  579. "upgrade=run flashworking\0" \
  580. "usb_phy_type=ulpi\0 " \
  581. "workingaddr=0x02F00000\0" \
  582. "workingbootargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"
  583. #else
  584. #if defined(CONFIG_UCP1020T1)
  585. #define CONFIG_EXTRA_ENV_SETTINGS \
  586. "bootcmd=run releasefpga; run norbootworking || run norbootrecovery\0" \
  587. "bootfile=uImage\0" \
  588. "consoledev=ttyS0\0" \
  589. "cramfsfile=image.cramfs\0" \
  590. "dtbaddr=0x00c00000\0" \
  591. "dtbfile=image.dtb\0" \
  592. "ethaddr=" __stringify(CONFIG_ETHADDR) "\0" \
  593. "eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0" \
  594. "eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0" \
  595. "fileaddr=0x01000000\0" \
  596. "filesize=0x00080000\0" \
  597. "flashmbr=sf probe 0; " \
  598. "tftp $loadaddr $mbr; " \
  599. "sf erase $mbr_offset +$filesize; " \
  600. "sf write $loadaddr $mbr_offset $filesize\0" \
  601. "flashrecovery=tftp $recoveryaddr $cramfsfile; " \
  602. "protect off $nor_recoveryaddr +$filesize; " \
  603. "erase $nor_recoveryaddr +$filesize; " \
  604. "cp.b $recoveryaddr $nor_recoveryaddr $filesize; " \
  605. "protect on $nor_recoveryaddr +$filesize\0 " \
  606. "flashuboot=tftp $ubootaddr $ubootfile; " \
  607. "protect off $nor_ubootaddr +$filesize; " \
  608. "erase $nor_ubootaddr +$filesize; " \
  609. "cp.b $ubootaddr $nor_ubootaddr $filesize; " \
  610. "protect on $nor_ubootaddr +$filesize\0 " \
  611. "flashworking=tftp $workingaddr $cramfsfile; " \
  612. "protect off $nor_workingaddr +$filesize; " \
  613. "erase $nor_workingaddr +$filesize; " \
  614. "cp.b $workingaddr $nor_workingaddr $filesize; " \
  615. "protect on $nor_workingaddr +$filesize\0 " \
  616. "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 " \
  617. "kerneladdr=0x01100000\0" \
  618. "kernelfile=uImage\0" \
  619. "loadaddr=0x01000000\0" \
  620. "mbr=uCP1020.mbr\0" \
  621. "mbr_offset=0x00000000\0" \
  622. "netdev=eth0\0" \
  623. "nor_recoveryaddr=0xEC0A0000\0" \
  624. "nor_ubootaddr=0xEFF80000\0" \
  625. "nor_workingaddr=0xECFA0000\0" \
  626. "norbootrecovery=setenv bootargs $recoverybootargs" \
  627. " console=$consoledev,$baudrate $othbootargs; " \
  628. "run norloadrecovery; " \
  629. "bootm $kerneladdr - $dtbaddr\0" \
  630. "norbootworking=setenv bootargs $workingbootargs" \
  631. " console=$consoledev,$baudrate $othbootargs; " \
  632. "run norloadworking; " \
  633. "bootm $kerneladdr - $dtbaddr\0" \
  634. "norloadrecovery=mw.l $kerneladdr 0x0 0x00a00000; " \
  635. "setenv cramfsaddr $nor_recoveryaddr; " \
  636. "cramfsload $dtbaddr $dtbfile; " \
  637. "cramfsload $kerneladdr $kernelfile\0" \
  638. "norloadworking=mw.l $kerneladdr 0x0 0x00a00000; " \
  639. "setenv cramfsaddr $nor_workingaddr; " \
  640. "cramfsload $dtbaddr $dtbfile; " \
  641. "cramfsload $kerneladdr $kernelfile\0" \
  642. "othbootargs=quiet\0" \
  643. "ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro" \
  644. " console=$consoledev,$baudrate $othbootargs; " \
  645. "tftp $rootfsaddr $rootfsfile; " \
  646. "tftp $loadaddr $kernelfile; " \
  647. "tftp $dtbaddr $dtbfile; " \
  648. "bootm $loadaddr $rootfsaddr $dtbaddr\0" \
  649. "ramdisk_size=120000\0" \
  650. "ramdiskfile=rootfs.ext2.gz.uboot\0" \
  651. "recoveryaddr=0x02F00000\0" \
  652. "recoverybootargs=root=/dev/mtdblock0 rootfstype=cramfs ro\0" \
  653. "releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; " \
  654. "mw.l 0xffe0f008 0x00400000\0" \
  655. "rootfsaddr=0x02F00000\0" \
  656. "rootfsfile=rootfs.ext2.gz.uboot\0" \
  657. "rootpath=/opt/nfsroot\0" \
  658. "silent=1\0" \
  659. "tftpflash=tftpboot $loadaddr $uboot; " \
  660. "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
  661. "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
  662. "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
  663. "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
  664. "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
  665. "uboot= " __stringify(CONFIG_UBOOTPATH) "\0" \
  666. "ubootaddr=0x01000000\0" \
  667. "ubootfile=u-boot.bin\0" \
  668. "upgrade=run flashworking\0" \
  669. "workingaddr=0x02F00000\0" \
  670. "workingbootargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"
  671. #else /* For Arcturus Modules */
  672. #define CONFIG_EXTRA_ENV_SETTINGS \
  673. "bootcmd=run norkernel\0" \
  674. "bootfile=uImage\0" \
  675. "consoledev=ttyS0\0" \
  676. "dtbaddr=0x00c00000\0" \
  677. "dtbfile=image.dtb\0" \
  678. "ethaddr=" __stringify(CONFIG_ETHADDR) "\0" \
  679. "eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0" \
  680. "eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0" \
  681. "fileaddr=0x01000000\0" \
  682. "filesize=0x00080000\0" \
  683. "flashmbr=sf probe 0; " \
  684. "tftp $loadaddr $mbr; " \
  685. "sf erase $mbr_offset +$filesize; " \
  686. "sf write $loadaddr $mbr_offset $filesize\0" \
  687. "flashuboot=tftp $loadaddr $ubootfile; " \
  688. "protect off $nor_ubootaddr0 +$filesize; " \
  689. "erase $nor_ubootaddr0 +$filesize; " \
  690. "cp.b $loadaddr $nor_ubootaddr0 $filesize; " \
  691. "protect on $nor_ubootaddr0 +$filesize; " \
  692. "protect off $nor_ubootaddr1 +$filesize; " \
  693. "erase $nor_ubootaddr1 +$filesize; " \
  694. "cp.b $loadaddr $nor_ubootaddr1 $filesize; " \
  695. "protect on $nor_ubootaddr1 +$filesize\0 " \
  696. "format0=protect off $part0base +$part0size; " \
  697. "erase $part0base +$part0size\0" \
  698. "format1=protect off $part1base +$part1size; " \
  699. "erase $part1base +$part1size\0" \
  700. "format2=protect off $part2base +$part2size; " \
  701. "erase $part2base +$part2size\0" \
  702. "format3=protect off $part3base +$part3size; " \
  703. "erase $part3base +$part3size\0" \
  704. "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 " \
  705. "kerneladdr=0x01100000\0" \
  706. "kernelargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0" \
  707. "kernelfile=uImage\0" \
  708. "loadaddr=0x01000000\0" \
  709. "mbr=uCP1020.mbr\0" \
  710. "mbr_offset=0x00000000\0" \
  711. "netdev=eth0\0" \
  712. "nor_ubootaddr0=0xEC000000\0" \
  713. "nor_ubootaddr1=0xEFF80000\0" \
  714. "norkernel=setenv bootargs $kernelargs console=$consoledev,$baudrate; " \
  715. "run norkernelload; " \
  716. "bootm $kerneladdr - $dtbaddr\0" \
  717. "norkernelload=mw.l $kerneladdr 0x0 0x00a00000; " \
  718. "setenv cramfsaddr $part0base; " \
  719. "cramfsload $dtbaddr $dtbfile; " \
  720. "cramfsload $kerneladdr $kernelfile\0" \
  721. "part0base=0xEC100000\0" \
  722. "part0size=0x00700000\0" \
  723. "part1base=0xEC800000\0" \
  724. "part1size=0x02000000\0" \
  725. "part2base=0xEE800000\0" \
  726. "part2size=0x00800000\0" \
  727. "part3base=0xEF000000\0" \
  728. "part3size=0x00F80000\0" \
  729. "partENVbase=0xEC080000\0" \
  730. "partENVsize=0x00080000\0" \
  731. "program0=tftp part0-000000.bin; " \
  732. "protect off $part0base +$filesize; " \
  733. "erase $part0base +$filesize; " \
  734. "cp.b $loadaddr $part0base $filesize; " \
  735. "echo Verifying...; " \
  736. "cmp.b $loadaddr $part0base $filesize\0" \
  737. "program1=tftp part1-000000.bin; " \
  738. "protect off $part1base +$filesize; " \
  739. "erase $part1base +$filesize; " \
  740. "cp.b $loadaddr $part1base $filesize; " \
  741. "echo Verifying...; " \
  742. "cmp.b $loadaddr $part1base $filesize\0" \
  743. "program2=tftp part2-000000.bin; " \
  744. "protect off $part2base +$filesize; " \
  745. "erase $part2base +$filesize; " \
  746. "cp.b $loadaddr $part2base $filesize; " \
  747. "echo Verifying...; " \
  748. "cmp.b $loadaddr $part2base $filesize\0" \
  749. "ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro" \
  750. " console=$consoledev,$baudrate $othbootargs; " \
  751. "tftp $rootfsaddr $rootfsfile; " \
  752. "tftp $loadaddr $kernelfile; " \
  753. "tftp $dtbaddr $dtbfile; " \
  754. "bootm $loadaddr $rootfsaddr $dtbaddr\0" \
  755. "ramdisk_size=120000\0" \
  756. "ramdiskfile=rootfs.ext2.gz.uboot\0" \
  757. "releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; " \
  758. "mw.l 0xffe0f008 0x00400000\0" \
  759. "rootfsaddr=0x02F00000\0" \
  760. "rootfsfile=rootfs.ext2.gz.uboot\0" \
  761. "rootpath=/opt/nfsroot\0" \
  762. "spi__mbr=fatload mmc $mmcpart $loadaddr $mmbr; " \
  763. "sf probe 0; sf erase 0 +$filesize; " \
  764. "sf write $loadaddr 0 $filesize\0" \
  765. "spi__boot=fatload mmc $mmcpart $loadaddr u-boot.bin; " \
  766. "protect off 0xeC000000 +$filesize; " \
  767. "erase 0xEC000000 +$filesize; " \
  768. "cp.b $loadaddr 0xEC000000 $filesize; " \
  769. "cmp.b $loadaddr 0xEC000000 $filesize; " \
  770. "protect on 0xeC000000 +$filesize\0" \
  771. "tftpflash=tftpboot $loadaddr $uboot; " \
  772. "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
  773. "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
  774. "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
  775. "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
  776. "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
  777. "uboot= " __stringify(CONFIG_UBOOTPATH) "\0" \
  778. "ubootfile=u-boot.bin\0" \
  779. "upgrade=run flashuboot\0" \
  780. "usb_phy_type=ulpi\0 " \
  781. "boot_nfs= " \
  782. "setenv bootargs root=/dev/nfs rw " \
  783. "nfsroot=$serverip:$rootpath " \
  784. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  785. "console=$consoledev,$baudrate $othbootargs;" \
  786. "tftp $loadaddr $bootfile;" \
  787. "tftp $fdtaddr $fdtfile;" \
  788. "bootm $loadaddr - $fdtaddr\0" \
  789. "boot_hd = " \
  790. "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
  791. "console=$consoledev,$baudrate $othbootargs;" \
  792. "usb start;" \
  793. "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
  794. "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
  795. "bootm $loadaddr - $fdtaddr\0" \
  796. "boot_usb_fat = " \
  797. "setenv bootargs root=/dev/ram rw " \
  798. "console=$consoledev,$baudrate $othbootargs " \
  799. "ramdisk_size=$ramdisk_size;" \
  800. "usb start;" \
  801. "fatload usb 0:2 $loadaddr $bootfile;" \
  802. "fatload usb 0:2 $fdtaddr $fdtfile;" \
  803. "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
  804. "bootm $loadaddr $ramdiskaddr $fdtaddr\0 " \
  805. "boot_usb_ext2 = " \
  806. "setenv bootargs root=/dev/ram rw " \
  807. "console=$consoledev,$baudrate $othbootargs " \
  808. "ramdisk_size=$ramdisk_size;" \
  809. "usb start;" \
  810. "ext2load usb 0:4 $loadaddr $bootfile;" \
  811. "ext2load usb 0:4 $fdtaddr $fdtfile;" \
  812. "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
  813. "bootm $loadaddr $ramdiskaddr $fdtaddr\0 " \
  814. "boot_nor = " \
  815. "setenv bootargs root=/dev/$jffs2nor rw " \
  816. "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
  817. "bootm $norbootaddr - $norfdtaddr\0 " \
  818. "boot_ram = " \
  819. "setenv bootargs root=/dev/ram rw " \
  820. "console=$consoledev,$baudrate $othbootargs " \
  821. "ramdisk_size=$ramdisk_size;" \
  822. "tftp $ramdiskaddr $ramdiskfile;" \
  823. "tftp $loadaddr $bootfile;" \
  824. "tftp $fdtaddr $fdtfile;" \
  825. "bootm $loadaddr $ramdiskaddr $fdtaddr\0"
  826. #endif
  827. #endif
  828. #endif /* __CONFIG_H */