TQM855M.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474
  1. /*
  2. * (C) Copyright 2000-2014
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * board/config.h - configuration options, board specific
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * High Level Configuration Options
  14. * (easy to change)
  15. */
  16. #define CONFIG_MPC855 1 /* This is a MPC855 CPU */
  17. #define CONFIG_TQM855M 1 /* ...on a TQM8xxM module */
  18. #define CONFIG_SYS_TEXT_BASE 0x40000000
  19. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  20. #define CONFIG_SYS_SMC_RXBUFLEN 128
  21. #define CONFIG_SYS_MAXIDLE 10
  22. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  23. #define CONFIG_BOOTCOUNT_LIMIT
  24. #define CONFIG_BOARD_TYPES 1 /* support board types */
  25. #define CONFIG_PREBOOT "echo;" \
  26. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  27. "echo"
  28. #undef CONFIG_BOOTARGS
  29. #define CONFIG_EXTRA_ENV_SETTINGS \
  30. "netdev=eth0\0" \
  31. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  32. "nfsroot=${serverip}:${rootpath}\0" \
  33. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  34. "addip=setenv bootargs ${bootargs} " \
  35. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  36. ":${hostname}:${netdev}:off panic=1\0" \
  37. "flash_nfs=run nfsargs addip;" \
  38. "bootm ${kernel_addr}\0" \
  39. "flash_self=run ramargs addip;" \
  40. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  41. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  42. "rootpath=/opt/eldk/ppc_8xx\0" \
  43. "hostname=TQM855M\0" \
  44. "bootfile=TQM855M/uImage\0" \
  45. "fdt_addr=40080000\0" \
  46. "kernel_addr=400A0000\0" \
  47. "ramdisk_addr=40280000\0" \
  48. "u-boot=TQM855M/u-image.bin\0" \
  49. "load=tftp 200000 ${u-boot}\0" \
  50. "update=prot off 40000000 +${filesize};" \
  51. "era 40000000 +${filesize};" \
  52. "cp.b 200000 40000000 ${filesize};" \
  53. "sete filesize;save\0" \
  54. ""
  55. #define CONFIG_BOOTCOMMAND "run flash_self"
  56. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  57. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  58. #undef CONFIG_WATCHDOG /* watchdog disabled */
  59. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  60. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  61. /* enable I2C and select the hardware/software driver */
  62. #define CONFIG_SYS_I2C
  63. #define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
  64. #define CONFIG_SYS_I2C_SOFT_SPEED 93000 /* 93 kHz is supposed to work */
  65. #define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE
  66. /*
  67. * Software (bit-bang) I2C driver configuration
  68. */
  69. #define PB_SCL 0x00000020 /* PB 26 */
  70. #define PB_SDA 0x00000010 /* PB 27 */
  71. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  72. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  73. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  74. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  75. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  76. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  77. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  78. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  79. #define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
  80. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C64 */
  81. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
  82. #if 0
  83. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* takes up to 10 msec */
  84. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x01
  85. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
  86. #endif
  87. /*
  88. * BOOTP options
  89. */
  90. #define CONFIG_BOOTP_SUBNETMASK
  91. #define CONFIG_BOOTP_GATEWAY
  92. #define CONFIG_BOOTP_HOSTNAME
  93. #define CONFIG_BOOTP_BOOTPATH
  94. #define CONFIG_BOOTP_BOOTFILESIZE
  95. #define CONFIG_MAC_PARTITION
  96. #define CONFIG_DOS_PARTITION
  97. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  98. /*
  99. * Command line configuration.
  100. */
  101. #define CONFIG_CMD_DATE
  102. #define CONFIG_CMD_EEPROM
  103. #define CONFIG_CMD_IDE
  104. #define CONFIG_CMD_JFFS2
  105. #define CONFIG_NETCONSOLE
  106. /*
  107. * Miscellaneous configurable options
  108. */
  109. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  110. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  111. #if defined(CONFIG_CMD_KGDB)
  112. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  113. #else
  114. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  115. #endif
  116. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  117. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  118. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  119. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  120. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  121. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  122. /*
  123. * Low Level Configuration Settings
  124. * (address mappings, register initial values, etc.)
  125. * You should know what you are doing if you make changes here.
  126. */
  127. /*-----------------------------------------------------------------------
  128. * Internal Memory Mapped Register
  129. */
  130. #define CONFIG_SYS_IMMR 0xFFF00000
  131. /*-----------------------------------------------------------------------
  132. * Definitions for initial stack pointer and data area (in DPRAM)
  133. */
  134. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  135. #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
  136. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  137. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  138. /*-----------------------------------------------------------------------
  139. * Start addresses for the final memory configuration
  140. * (Set up by the startup code)
  141. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  142. */
  143. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  144. #define CONFIG_SYS_FLASH_BASE 0x40000000
  145. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  146. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  147. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  148. /*
  149. * For booting Linux, the board info and command line data
  150. * have to be in the first 8 MB of memory, since this is
  151. * the maximum mapped by the Linux kernel during initialization.
  152. */
  153. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  154. /*-----------------------------------------------------------------------
  155. * FLASH organization
  156. */
  157. /* use CFI flash driver */
  158. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  159. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  160. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  161. #define CONFIG_SYS_FLASH_EMPTY_INFO
  162. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  163. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  164. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  165. #define CONFIG_ENV_IS_IN_FLASH 1
  166. #define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
  167. #define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment */
  168. #define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
  169. /* Address and size of Redundant Environment Sector */
  170. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
  171. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  172. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  173. #define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
  174. /*-----------------------------------------------------------------------
  175. * Dynamic MTD partition support
  176. */
  177. #define CONFIG_CMD_MTDPARTS
  178. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  179. #define CONFIG_FLASH_CFI_MTD
  180. #define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
  181. #define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
  182. "128k(dtb)," \
  183. "1920k(kernel)," \
  184. "5632(rootfs)," \
  185. "4m(data)"
  186. /*-----------------------------------------------------------------------
  187. * Hardware Information Block
  188. */
  189. #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  190. #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  191. #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  192. /*-----------------------------------------------------------------------
  193. * Cache Configuration
  194. */
  195. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  196. #if defined(CONFIG_CMD_KGDB)
  197. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  198. #endif
  199. /*-----------------------------------------------------------------------
  200. * SYPCR - System Protection Control 11-9
  201. * SYPCR can only be written once after reset!
  202. *-----------------------------------------------------------------------
  203. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  204. */
  205. #if defined(CONFIG_WATCHDOG)
  206. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  207. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  208. #else
  209. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  210. #endif
  211. /*-----------------------------------------------------------------------
  212. * SIUMCR - SIU Module Configuration 11-6
  213. *-----------------------------------------------------------------------
  214. * PCMCIA config., multi-function pin tri-state
  215. */
  216. #ifndef CONFIG_CAN_DRIVER
  217. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  218. #else /* we must activate GPL5 in the SIUMCR for CAN */
  219. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  220. #endif /* CONFIG_CAN_DRIVER */
  221. /*-----------------------------------------------------------------------
  222. * TBSCR - Time Base Status and Control 11-26
  223. *-----------------------------------------------------------------------
  224. * Clear Reference Interrupt Status, Timebase freezing enabled
  225. */
  226. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  227. /*-----------------------------------------------------------------------
  228. * RTCSC - Real-Time Clock Status and Control Register 11-27
  229. *-----------------------------------------------------------------------
  230. */
  231. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  232. /*-----------------------------------------------------------------------
  233. * PISCR - Periodic Interrupt Status and Control 11-31
  234. *-----------------------------------------------------------------------
  235. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  236. */
  237. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  238. /*-----------------------------------------------------------------------
  239. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  240. *-----------------------------------------------------------------------
  241. * Reset PLL lock status sticky bit, timer expired status bit and timer
  242. * interrupt status bit
  243. */
  244. #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  245. /*-----------------------------------------------------------------------
  246. * SCCR - System Clock and reset Control Register 15-27
  247. *-----------------------------------------------------------------------
  248. * Set clock output, timebase and RTC source and divider,
  249. * power management and some other internal clocks
  250. */
  251. #define SCCR_MASK SCCR_EBDF11
  252. #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  253. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  254. SCCR_DFALCD00)
  255. /*-----------------------------------------------------------------------
  256. * PCMCIA stuff
  257. *-----------------------------------------------------------------------
  258. *
  259. */
  260. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  261. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  262. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  263. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  264. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  265. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  266. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  267. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  268. /*-----------------------------------------------------------------------
  269. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  270. *-----------------------------------------------------------------------
  271. */
  272. #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
  273. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  274. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  275. #undef CONFIG_IDE_LED /* LED for ide not supported */
  276. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  277. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  278. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  279. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  280. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  281. /* Offset for data I/O */
  282. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  283. /* Offset for normal register accesses */
  284. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  285. /* Offset for alternate registers */
  286. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  287. /*-----------------------------------------------------------------------
  288. *
  289. *-----------------------------------------------------------------------
  290. *
  291. */
  292. #define CONFIG_SYS_DER 0
  293. /*
  294. * Init Memory Controller:
  295. *
  296. * BR0/1 and OR0/1 (FLASH)
  297. */
  298. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  299. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  300. /* used to re-map FLASH both when starting from SRAM or FLASH:
  301. * restrict access enough to keep SRAM working (if any)
  302. * but not too much to meddle with FLASH accesses
  303. */
  304. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  305. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  306. /*
  307. * FLASH timing:
  308. */
  309. #define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  310. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  311. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  312. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  313. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  314. #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
  315. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
  316. #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  317. /*
  318. * BR2/3 and OR2/3 (SDRAM)
  319. *
  320. */
  321. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  322. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  323. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  324. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  325. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  326. #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
  327. #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  328. #ifndef CONFIG_CAN_DRIVER
  329. #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
  330. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  331. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  332. #define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  333. #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  334. #define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
  335. #define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
  336. BR_PS_8 | BR_MS_UPMB | BR_V )
  337. #endif /* CONFIG_CAN_DRIVER */
  338. /*
  339. * Memory Periodic Timer Prescaler
  340. *
  341. * The Divider for PTA (refresh timer) configuration is based on an
  342. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  343. * the number of chip selects (NCS) and the actually needed refresh
  344. * rate is done by setting MPTPR.
  345. *
  346. * PTA is calculated from
  347. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  348. *
  349. * gclk CPU clock (not bus clock!)
  350. * Trefresh Refresh cycle * 4 (four word bursts used)
  351. *
  352. * 4096 Rows from SDRAM example configuration
  353. * 1000 factor s -> ms
  354. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  355. * 4 Number of refresh cycles per period
  356. * 64 Refresh cycle in ms per number of rows
  357. * --------------------------------------------
  358. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  359. *
  360. * 50 MHz => 50.000.000 / Divider = 98
  361. * 66 Mhz => 66.000.000 / Divider = 129
  362. * 80 Mhz => 80.000.000 / Divider = 156
  363. */
  364. #define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
  365. #define CONFIG_SYS_MAMR_PTA 98
  366. /*
  367. * For 16 MBit, refresh rates could be 31.3 us
  368. * (= 64 ms / 2K = 125 / quad bursts).
  369. * For a simpler initialization, 15.6 us is used instead.
  370. *
  371. * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  372. * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  373. */
  374. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  375. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  376. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  377. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  378. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  379. /*
  380. * MAMR settings for SDRAM
  381. */
  382. /* 8 column SDRAM */
  383. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  384. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  385. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  386. /* 9 column SDRAM */
  387. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  388. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  389. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  390. #define CONFIG_SCC1_ENET
  391. #define CONFIG_FEC_ENET
  392. #define CONFIG_ETHPRIME "SCC"
  393. #define CONFIG_HWCONFIG 1
  394. #endif /* __CONFIG_H */