TQM850M.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438
  1. /*
  2. * (C) Copyright 2000-2014
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * board/config.h - configuration options, board specific
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * High Level Configuration Options
  14. * (easy to change)
  15. */
  16. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  17. #define CONFIG_TQM850M 1 /* ...on a TQM8xxM module */
  18. #define CONFIG_SYS_TEXT_BASE 0x40000000
  19. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  20. #define CONFIG_SYS_SMC_RXBUFLEN 128
  21. #define CONFIG_SYS_MAXIDLE 10
  22. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  23. #define CONFIG_BOOTCOUNT_LIMIT
  24. #define CONFIG_BOARD_TYPES 1 /* support board types */
  25. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
  26. #undef CONFIG_BOOTARGS
  27. #define CONFIG_EXTRA_ENV_SETTINGS \
  28. "netdev=eth0\0" \
  29. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  30. "nfsroot=${serverip}:${rootpath}\0" \
  31. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  32. "addip=setenv bootargs ${bootargs} " \
  33. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  34. ":${hostname}:${netdev}:off panic=1\0" \
  35. "flash_nfs=run nfsargs addip;" \
  36. "bootm ${kernel_addr}\0" \
  37. "flash_self=run ramargs addip;" \
  38. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  39. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  40. "rootpath=/opt/eldk/ppc_8xx\0" \
  41. "hostname=TQM850M\0" \
  42. "bootfile=TQM850M/uImage\0" \
  43. "fdt_addr=40080000\0" \
  44. "kernel_addr=400A0000\0" \
  45. "ramdisk_addr=40280000\0" \
  46. "u-boot=TQM850M/u-image.bin\0" \
  47. "load=tftp 200000 ${u-boot}\0" \
  48. "update=prot off 40000000 +${filesize};" \
  49. "era 40000000 +${filesize};" \
  50. "cp.b 200000 40000000 ${filesize};" \
  51. "sete filesize;save\0" \
  52. ""
  53. #define CONFIG_BOOTCOMMAND "run flash_self"
  54. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  55. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  56. #undef CONFIG_WATCHDOG /* watchdog disabled */
  57. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  58. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  59. /*
  60. * BOOTP options
  61. */
  62. #define CONFIG_BOOTP_SUBNETMASK
  63. #define CONFIG_BOOTP_GATEWAY
  64. #define CONFIG_BOOTP_HOSTNAME
  65. #define CONFIG_BOOTP_BOOTPATH
  66. #define CONFIG_BOOTP_BOOTFILESIZE
  67. #define CONFIG_MAC_PARTITION
  68. #define CONFIG_DOS_PARTITION
  69. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  70. /*
  71. * Command line configuration.
  72. */
  73. #define CONFIG_CMD_DATE
  74. #define CONFIG_CMD_IDE
  75. #define CONFIG_CMD_JFFS2
  76. #define CONFIG_NETCONSOLE
  77. /*
  78. * Miscellaneous configurable options
  79. */
  80. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  81. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  82. #if defined(CONFIG_CMD_KGDB)
  83. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  84. #else
  85. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  86. #endif
  87. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  88. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  89. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  90. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  91. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  92. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  93. /*
  94. * Low Level Configuration Settings
  95. * (address mappings, register initial values, etc.)
  96. * You should know what you are doing if you make changes here.
  97. */
  98. /*-----------------------------------------------------------------------
  99. * Internal Memory Mapped Register
  100. */
  101. #define CONFIG_SYS_IMMR 0xFFF00000
  102. /*-----------------------------------------------------------------------
  103. * Definitions for initial stack pointer and data area (in DPRAM)
  104. */
  105. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  106. #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
  107. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  108. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  109. /*-----------------------------------------------------------------------
  110. * Start addresses for the final memory configuration
  111. * (Set up by the startup code)
  112. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  113. */
  114. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  115. #define CONFIG_SYS_FLASH_BASE 0x40000000
  116. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  117. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  118. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  119. /*
  120. * For booting Linux, the board info and command line data
  121. * have to be in the first 8 MB of memory, since this is
  122. * the maximum mapped by the Linux kernel during initialization.
  123. */
  124. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  125. /*-----------------------------------------------------------------------
  126. * FLASH organization
  127. */
  128. /* use CFI flash driver */
  129. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  130. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  131. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  132. #define CONFIG_SYS_FLASH_EMPTY_INFO
  133. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  134. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  135. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  136. #define CONFIG_ENV_IS_IN_FLASH 1
  137. #define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
  138. #define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment */
  139. #define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
  140. /* Address and size of Redundant Environment Sector */
  141. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
  142. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  143. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  144. #define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
  145. /*-----------------------------------------------------------------------
  146. * Dynamic MTD partition support
  147. */
  148. #define CONFIG_CMD_MTDPARTS
  149. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  150. #define CONFIG_FLASH_CFI_MTD
  151. #define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
  152. #define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
  153. "128k(dtb)," \
  154. "1920k(kernel)," \
  155. "5632(rootfs)," \
  156. "4m(data)"
  157. /*-----------------------------------------------------------------------
  158. * Hardware Information Block
  159. */
  160. #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  161. #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  162. #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  163. /*-----------------------------------------------------------------------
  164. * Cache Configuration
  165. */
  166. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  167. #if defined(CONFIG_CMD_KGDB)
  168. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  169. #endif
  170. /*-----------------------------------------------------------------------
  171. * SYPCR - System Protection Control 11-9
  172. * SYPCR can only be written once after reset!
  173. *-----------------------------------------------------------------------
  174. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  175. */
  176. #if defined(CONFIG_WATCHDOG)
  177. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  178. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  179. #else
  180. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  181. #endif
  182. /*-----------------------------------------------------------------------
  183. * SIUMCR - SIU Module Configuration 11-6
  184. *-----------------------------------------------------------------------
  185. * PCMCIA config., multi-function pin tri-state
  186. */
  187. #ifndef CONFIG_CAN_DRIVER
  188. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  189. #else /* we must activate GPL5 in the SIUMCR for CAN */
  190. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  191. #endif /* CONFIG_CAN_DRIVER */
  192. /*-----------------------------------------------------------------------
  193. * TBSCR - Time Base Status and Control 11-26
  194. *-----------------------------------------------------------------------
  195. * Clear Reference Interrupt Status, Timebase freezing enabled
  196. */
  197. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  198. /*-----------------------------------------------------------------------
  199. * RTCSC - Real-Time Clock Status and Control Register 11-27
  200. *-----------------------------------------------------------------------
  201. */
  202. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  203. /*-----------------------------------------------------------------------
  204. * PISCR - Periodic Interrupt Status and Control 11-31
  205. *-----------------------------------------------------------------------
  206. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  207. */
  208. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  209. /*-----------------------------------------------------------------------
  210. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  211. *-----------------------------------------------------------------------
  212. * Reset PLL lock status sticky bit, timer expired status bit and timer
  213. * interrupt status bit
  214. */
  215. #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  216. /*-----------------------------------------------------------------------
  217. * SCCR - System Clock and reset Control Register 15-27
  218. *-----------------------------------------------------------------------
  219. * Set clock output, timebase and RTC source and divider,
  220. * power management and some other internal clocks
  221. */
  222. #define SCCR_MASK SCCR_EBDF11
  223. #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  224. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  225. SCCR_DFALCD00)
  226. /*-----------------------------------------------------------------------
  227. * PCMCIA stuff
  228. *-----------------------------------------------------------------------
  229. *
  230. */
  231. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  232. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  233. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  234. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  235. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  236. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  237. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  238. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  239. /*-----------------------------------------------------------------------
  240. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  241. *-----------------------------------------------------------------------
  242. */
  243. #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
  244. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  245. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  246. #undef CONFIG_IDE_LED /* LED for ide not supported */
  247. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  248. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  249. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  250. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  251. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  252. /* Offset for data I/O */
  253. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  254. /* Offset for normal register accesses */
  255. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  256. /* Offset for alternate registers */
  257. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  258. /*-----------------------------------------------------------------------
  259. *
  260. *-----------------------------------------------------------------------
  261. *
  262. */
  263. #define CONFIG_SYS_DER 0
  264. /*
  265. * Init Memory Controller:
  266. *
  267. * BR0/1 and OR0/1 (FLASH)
  268. */
  269. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  270. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  271. /* used to re-map FLASH both when starting from SRAM or FLASH:
  272. * restrict access enough to keep SRAM working (if any)
  273. * but not too much to meddle with FLASH accesses
  274. */
  275. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  276. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  277. /*
  278. * FLASH timing:
  279. */
  280. #define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  281. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  282. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  283. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  284. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  285. #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
  286. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
  287. #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  288. /*
  289. * BR2/3 and OR2/3 (SDRAM)
  290. *
  291. */
  292. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  293. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  294. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  295. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  296. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  297. #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
  298. #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  299. #ifndef CONFIG_CAN_DRIVER
  300. #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
  301. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  302. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  303. #define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  304. #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  305. #define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
  306. #define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
  307. BR_PS_8 | BR_MS_UPMB | BR_V )
  308. #endif /* CONFIG_CAN_DRIVER */
  309. /*
  310. * Memory Periodic Timer Prescaler
  311. *
  312. * The Divider for PTA (refresh timer) configuration is based on an
  313. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  314. * the number of chip selects (NCS) and the actually needed refresh
  315. * rate is done by setting MPTPR.
  316. *
  317. * PTA is calculated from
  318. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  319. *
  320. * gclk CPU clock (not bus clock!)
  321. * Trefresh Refresh cycle * 4 (four word bursts used)
  322. *
  323. * 4096 Rows from SDRAM example configuration
  324. * 1000 factor s -> ms
  325. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  326. * 4 Number of refresh cycles per period
  327. * 64 Refresh cycle in ms per number of rows
  328. * --------------------------------------------
  329. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  330. *
  331. * 50 MHz => 50.000.000 / Divider = 98
  332. * 66 Mhz => 66.000.000 / Divider = 129
  333. * 80 Mhz => 80.000.000 / Divider = 156
  334. */
  335. #define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
  336. #define CONFIG_SYS_MAMR_PTA 98
  337. /*
  338. * For 16 MBit, refresh rates could be 31.3 us
  339. * (= 64 ms / 2K = 125 / quad bursts).
  340. * For a simpler initialization, 15.6 us is used instead.
  341. *
  342. * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  343. * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  344. */
  345. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  346. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  347. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  348. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  349. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  350. /*
  351. * MAMR settings for SDRAM
  352. */
  353. /* 8 column SDRAM */
  354. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  355. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  356. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  357. /* 9 column SDRAM */
  358. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  359. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  360. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  361. #define CONFIG_HWCONFIG 1
  362. #endif /* __CONFIG_H */