TQM834x.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547
  1. /*
  2. * (C) Copyright 2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * TQM8349 board configuration file
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * High Level Configuration Options
  14. */
  15. #define CONFIG_E300 1 /* E300 Family */
  16. #define CONFIG_MPC834x 1 /* MPC834x specific */
  17. #define CONFIG_MPC8349 1 /* MPC8349 specific */
  18. #define CONFIG_TQM834X 1 /* TQM834X board specific */
  19. #define CONFIG_SYS_TEXT_BASE 0x80000000
  20. /* IMMR Base Address Register, use Freescale default: 0xff400000 */
  21. #define CONFIG_SYS_IMMR 0xff400000
  22. /* System clock. Primary input clock when in PCI host mode */
  23. #define CONFIG_83XX_CLKIN 66666000 /* 66,666 MHz */
  24. /*
  25. * Local Bus LCRR
  26. * LCRR: DLL bypass, Clock divider is 8
  27. *
  28. * for CSB = 266 MHz it gives LCB clock frequency = 33 MHz
  29. *
  30. * External Local Bus rate is
  31. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  32. */
  33. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  34. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
  35. /* board pre init: do not call, nothing to do */
  36. #undef CONFIG_BOARD_EARLY_INIT_F
  37. /* detect the number of flash banks */
  38. #define CONFIG_BOARD_EARLY_INIT_R
  39. /*
  40. * DDR Setup
  41. */
  42. /* DDR is system memory*/
  43. #define CONFIG_SYS_DDR_BASE 0x00000000
  44. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  45. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  46. #define DDR_CASLAT_25 /* CASLAT set to 2.5 */
  47. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  48. #undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup */
  49. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  50. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
  51. #define CONFIG_SYS_MEMTEST_END 0x00100000
  52. /*
  53. * FLASH on the Local Bus
  54. */
  55. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  56. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  57. #undef CONFIG_SYS_FLASH_CHECKSUM
  58. #define CONFIG_SYS_FLASH_BASE 0x80000000 /* start of FLASH */
  59. #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size in MB */
  60. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sectors */
  61. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  62. /*
  63. * FLASH bank number detection
  64. */
  65. /*
  66. * When CONFIG_SYS_MAX_FLASH_BANKS_DETECT is defined, the actual number of
  67. * Flash banks has to be determined at runtime and stored in a gloabl variable
  68. * tqm834x_num_flash_banks. The value of CONFIG_SYS_MAX_FLASH_BANKS_DETECT is
  69. * only used instead of CONFIG_SYS_MAX_FLASH_BANKS to allocate the array
  70. * flash_info, and should be made sufficiently large to accomodate the number
  71. * of banks that might actually be detected. Since most (all?) Flash related
  72. * functions use CONFIG_SYS_MAX_FLASH_BANKS as the number of actual banks on
  73. * the board, it is defined as tqm834x_num_flash_banks.
  74. */
  75. #define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2
  76. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per device */
  77. /* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */
  78. #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BR_BA) \
  79. | BR_MS_GPCM \
  80. | BR_PS_32 \
  81. | BR_V)
  82. /* FLASH timing (0x0000_0c54) */
  83. #define CONFIG_SYS_OR_TIMING_FLASH (OR_GPCM_CSNT \
  84. | OR_GPCM_ACS_DIV4 \
  85. | OR_GPCM_SCY_5 \
  86. | OR_GPCM_TRLX)
  87. #define CONFIG_SYS_PRELIM_OR_AM OR_AM_1GB /* OR addr mask: 1 GiB */
  88. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM \
  89. | CONFIG_SYS_OR_TIMING_FLASH)
  90. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_1GB)
  91. /* Window base at flash base */
  92. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  93. /* disable remaining mappings */
  94. #define CONFIG_SYS_BR1_PRELIM 0x00000000
  95. #define CONFIG_SYS_OR1_PRELIM 0x00000000
  96. #define CONFIG_SYS_LBLAWBAR1_PRELIM 0x00000000
  97. #define CONFIG_SYS_LBLAWAR1_PRELIM 0x00000000
  98. #define CONFIG_SYS_BR2_PRELIM 0x00000000
  99. #define CONFIG_SYS_OR2_PRELIM 0x00000000
  100. #define CONFIG_SYS_LBLAWBAR2_PRELIM 0x00000000
  101. #define CONFIG_SYS_LBLAWAR2_PRELIM 0x00000000
  102. #define CONFIG_SYS_BR3_PRELIM 0x00000000
  103. #define CONFIG_SYS_OR3_PRELIM 0x00000000
  104. #define CONFIG_SYS_LBLAWBAR3_PRELIM 0x00000000
  105. #define CONFIG_SYS_LBLAWAR3_PRELIM 0x00000000
  106. /*
  107. * Monitor config
  108. */
  109. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  110. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  111. # define CONFIG_SYS_RAMBOOT
  112. #else
  113. # undef CONFIG_SYS_RAMBOOT
  114. #endif
  115. #define CONFIG_SYS_INIT_RAM_LOCK 1
  116. #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 /* Initial RAM address */
  117. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
  118. #define CONFIG_SYS_GBL_DATA_OFFSET \
  119. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  120. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  121. /* Reserve 384 kB = 3 sect. for Mon */
  122. #define CONFIG_SYS_MONITOR_LEN (384 * 1024)
  123. /* Reserve 512 kB for malloc */
  124. #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
  125. /*
  126. * Serial Port
  127. */
  128. #define CONFIG_CONS_INDEX 1
  129. #define CONFIG_SYS_NS16550_SERIAL
  130. #define CONFIG_SYS_NS16550_REG_SIZE 1
  131. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  132. #define CONFIG_SYS_BAUDRATE_TABLE \
  133. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  134. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
  135. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
  136. /*
  137. * I2C
  138. */
  139. #define CONFIG_SYS_I2C
  140. #define CONFIG_SYS_I2C_FSL
  141. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  142. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  143. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  144. /* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */
  145. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  146. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16 bit */
  147. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32 bytes/write */
  148. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 12 /* 10ms +/- 20% */
  149. /* I2C RTC */
  150. #define CONFIG_RTC_DS1337 /* use ds1337 rtc via i2c */
  151. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  152. /* I2C SYSMON (LM75) */
  153. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  154. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  155. #define CONFIG_SYS_DTT_MAX_TEMP 70
  156. #define CONFIG_SYS_DTT_LOW_TEMP -30
  157. #define CONFIG_SYS_DTT_HYSTERESIS 3
  158. /*
  159. * TSEC
  160. */
  161. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  162. #define CONFIG_MII
  163. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  164. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
  165. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  166. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
  167. #if defined(CONFIG_TSEC_ENET)
  168. #define CONFIG_TSEC1 1
  169. #define CONFIG_TSEC1_NAME "TSEC0"
  170. #define CONFIG_TSEC2 1
  171. #define CONFIG_TSEC2_NAME "TSEC1"
  172. #define TSEC1_PHY_ADDR 2
  173. #define TSEC2_PHY_ADDR 1
  174. #define TSEC1_PHYIDX 0
  175. #define TSEC2_PHYIDX 0
  176. #define TSEC1_FLAGS TSEC_GIGABIT
  177. #define TSEC2_FLAGS TSEC_GIGABIT
  178. /* Options are: TSEC[0-1] */
  179. #define CONFIG_ETHPRIME "TSEC0"
  180. #endif /* CONFIG_TSEC_ENET */
  181. /*
  182. * General PCI
  183. * Addresses are mapped 1-1.
  184. */
  185. #if defined(CONFIG_PCI)
  186. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  187. /* PCI1 host bridge */
  188. #define CONFIG_SYS_PCI1_MEM_BASE 0x90000000
  189. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  190. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  191. #define CONFIG_SYS_PCI1_MMIO_BASE \
  192. (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
  193. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  194. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  195. #define CONFIG_SYS_PCI1_IO_BASE 0xe2000000
  196. #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
  197. #define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
  198. #undef CONFIG_EEPRO100
  199. #define CONFIG_EEPRO100
  200. #undef CONFIG_TULIP
  201. #if !defined(CONFIG_PCI_PNP)
  202. #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BASE
  203. #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_MEM_BASE
  204. #define PCI_IDSEL_NUMBER 0x1c /* slot0 (IDSEL) = 28 */
  205. #endif
  206. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  207. #endif /* CONFIG_PCI */
  208. /*
  209. * Environment
  210. */
  211. #define CONFIG_ENV_IS_IN_FLASH 1
  212. #define CONFIG_ENV_ADDR \
  213. (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  214. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) for env */
  215. #define CONFIG_ENV_SIZE 0x8000 /* 32K max size */
  216. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  217. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  218. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  219. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  220. /*
  221. * BOOTP options
  222. */
  223. #define CONFIG_BOOTP_BOOTFILESIZE
  224. #define CONFIG_BOOTP_BOOTPATH
  225. #define CONFIG_BOOTP_GATEWAY
  226. #define CONFIG_BOOTP_HOSTNAME
  227. /*
  228. * Command line configuration.
  229. */
  230. #define CONFIG_CMD_DATE
  231. #define CONFIG_CMD_DTT
  232. #define CONFIG_CMD_EEPROM
  233. #define CONFIG_CMD_JFFS2
  234. #define CONFIG_CMD_REGINFO
  235. #if defined(CONFIG_PCI)
  236. #define CONFIG_CMD_PCI
  237. #endif
  238. /*
  239. * Miscellaneous configurable options
  240. */
  241. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  242. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  243. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  244. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  245. #if defined(CONFIG_CMD_KGDB)
  246. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  247. #else
  248. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  249. #endif
  250. /* Print Buffer Size */
  251. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  252. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  253. /* Boot Argument Buffer Size */
  254. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  255. #undef CONFIG_WATCHDOG /* watchdog disabled */
  256. /*
  257. * For booting Linux, the board info and command line data
  258. * have to be in the first 256 MB of memory, since this is
  259. * the maximum mapped by the Linux kernel during initialization.
  260. */
  261. /* Initial Memory map for Linux */
  262. #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
  263. #define CONFIG_SYS_HRCW_LOW (\
  264. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  265. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  266. HRCWL_CSB_TO_CLKIN_4X1 |\
  267. HRCWL_VCO_1X2 |\
  268. HRCWL_CORE_TO_CSB_2X1)
  269. #if defined(PCI_64BIT)
  270. #define CONFIG_SYS_HRCW_HIGH (\
  271. HRCWH_PCI_HOST |\
  272. HRCWH_64_BIT_PCI |\
  273. HRCWH_PCI1_ARBITER_ENABLE |\
  274. HRCWH_PCI2_ARBITER_DISABLE |\
  275. HRCWH_CORE_ENABLE |\
  276. HRCWH_FROM_0X00000100 |\
  277. HRCWH_BOOTSEQ_DISABLE |\
  278. HRCWH_SW_WATCHDOG_DISABLE |\
  279. HRCWH_ROM_LOC_LOCAL_16BIT |\
  280. HRCWH_TSEC1M_IN_GMII |\
  281. HRCWH_TSEC2M_IN_GMII)
  282. #else
  283. #define CONFIG_SYS_HRCW_HIGH (\
  284. HRCWH_PCI_HOST |\
  285. HRCWH_32_BIT_PCI |\
  286. HRCWH_PCI1_ARBITER_ENABLE |\
  287. HRCWH_PCI2_ARBITER_DISABLE |\
  288. HRCWH_CORE_ENABLE |\
  289. HRCWH_FROM_0X00000100 |\
  290. HRCWH_BOOTSEQ_DISABLE |\
  291. HRCWH_SW_WATCHDOG_DISABLE |\
  292. HRCWH_ROM_LOC_LOCAL_16BIT |\
  293. HRCWH_TSEC1M_IN_GMII |\
  294. HRCWH_TSEC2M_IN_GMII)
  295. #endif
  296. /* System IO Config */
  297. #define CONFIG_SYS_SICRH 0
  298. #define CONFIG_SYS_SICRL SICRL_LDP_A
  299. /* i-cache and d-cache disabled */
  300. #define CONFIG_SYS_HID0_INIT 0x000000000
  301. #define CONFIG_SYS_HID0_FINAL (CONFIG_SYS_HID0_INIT | \
  302. HID0_ENABLE_INSTRUCTION_CACHE)
  303. #define CONFIG_SYS_HID2 HID2_HBE
  304. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  305. /* DDR 0 - 512M */
  306. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
  307. | BATL_PP_RW \
  308. | BATL_MEMCOHERENCE)
  309. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
  310. | BATU_BL_256M \
  311. | BATU_VS \
  312. | BATU_VP)
  313. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_BASE + 0x10000000 \
  314. | BATL_PP_RW \
  315. | BATL_MEMCOHERENCE)
  316. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_BASE + 0x10000000 \
  317. | BATU_BL_256M \
  318. | BATU_VS \
  319. | BATU_VP)
  320. /* stack in DCACHE @ 512M (no backing mem) */
  321. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_INIT_RAM_ADDR \
  322. | BATL_PP_RW \
  323. | BATL_MEMCOHERENCE)
  324. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_INIT_RAM_ADDR \
  325. | BATU_BL_128K \
  326. | BATU_VS \
  327. | BATU_VP)
  328. /* PCI */
  329. #ifdef CONFIG_PCI
  330. #define CONFIG_PCI_INDIRECT_BRIDGE
  331. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI1_MEM_BASE \
  332. | BATL_PP_RW \
  333. | BATL_MEMCOHERENCE)
  334. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI1_MEM_BASE \
  335. | BATU_BL_256M \
  336. | BATU_VS \
  337. | BATU_VP)
  338. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_MMIO_BASE \
  339. | BATL_PP_RW \
  340. | BATL_MEMCOHERENCE \
  341. | BATL_GUARDEDSTORAGE)
  342. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI1_MMIO_BASE \
  343. | BATU_BL_256M \
  344. | BATU_VS \
  345. | BATU_VP)
  346. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_IO_BASE \
  347. | BATL_PP_RW \
  348. | BATL_CACHEINHIBIT \
  349. | BATL_GUARDEDSTORAGE)
  350. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_IO_BASE \
  351. | BATU_BL_16M \
  352. | BATU_VS \
  353. | BATU_VP)
  354. #else
  355. #define CONFIG_SYS_IBAT3L (0)
  356. #define CONFIG_SYS_IBAT3U (0)
  357. #define CONFIG_SYS_IBAT4L (0)
  358. #define CONFIG_SYS_IBAT4U (0)
  359. #define CONFIG_SYS_IBAT5L (0)
  360. #define CONFIG_SYS_IBAT5U (0)
  361. #endif
  362. /* IMMRBAR */
  363. #define CONFIG_SYS_IBAT6L (CONFIG_SYS_IMMR \
  364. | BATL_PP_RW \
  365. | BATL_CACHEINHIBIT \
  366. | BATL_GUARDEDSTORAGE)
  367. #define CONFIG_SYS_IBAT6U (CONFIG_SYS_IMMR \
  368. | BATU_BL_1M \
  369. | BATU_VS \
  370. | BATU_VP)
  371. /* FLASH */
  372. #define CONFIG_SYS_IBAT7L (CONFIG_SYS_FLASH_BASE \
  373. | BATL_PP_RW \
  374. | BATL_CACHEINHIBIT \
  375. | BATL_GUARDEDSTORAGE)
  376. #define CONFIG_SYS_IBAT7U (CONFIG_SYS_FLASH_BASE \
  377. | BATU_BL_256M \
  378. | BATU_VS \
  379. | BATU_VP)
  380. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  381. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  382. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  383. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  384. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  385. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  386. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  387. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  388. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  389. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  390. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  391. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  392. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  393. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  394. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  395. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  396. #if defined(CONFIG_CMD_KGDB)
  397. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  398. #endif
  399. /*
  400. * Environment Configuration
  401. */
  402. /* default location for tftp and bootm */
  403. #define CONFIG_LOADADDR 400000
  404. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  405. #define CONFIG_BAUDRATE 115200
  406. #define CONFIG_PREBOOT "echo;" \
  407. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  408. "echo"
  409. #undef CONFIG_BOOTARGS
  410. #define CONFIG_EXTRA_ENV_SETTINGS \
  411. "netdev=eth0\0" \
  412. "hostname=tqm834x\0" \
  413. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  414. "nfsroot=${serverip}:${rootpath}\0" \
  415. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  416. "addip=setenv bootargs ${bootargs} " \
  417. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  418. ":${hostname}:${netdev}:off panic=1\0" \
  419. "addcons=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
  420. "flash_nfs_old=run nfsargs addip addcons;" \
  421. "bootm ${kernel_addr}\0" \
  422. "flash_nfs=run nfsargs addip addcons;" \
  423. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  424. "flash_self_old=run ramargs addip addcons;" \
  425. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  426. "flash_self=run ramargs addip addcons;" \
  427. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  428. "net_nfs_old=tftp 400000 ${bootfile};" \
  429. "run nfsargs addip addcons;bootm\0" \
  430. "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
  431. "tftp ${fdt_addr_r} ${fdt_file}; " \
  432. "run nfsargs addip addcons; " \
  433. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  434. "rootpath=/opt/eldk/ppc_6xx\0" \
  435. "bootfile=tqm834x/uImage\0" \
  436. "fdtfile=tqm834x/tqm834x.dtb\0" \
  437. "kernel_addr_r=400000\0" \
  438. "fdt_addr_r=600000\0" \
  439. "ramdisk_addr_r=800000\0" \
  440. "kernel_addr=800C0000\0" \
  441. "fdt_addr=800A0000\0" \
  442. "ramdisk_addr=80300000\0" \
  443. "u-boot=tqm834x/u-boot.bin\0" \
  444. "load=tftp 200000 ${u-boot}\0" \
  445. "update=protect off 80000000 +${filesize};" \
  446. "era 80000000 +${filesize};" \
  447. "cp.b 200000 80000000 ${filesize}\0" \
  448. "upd=run load update\0" \
  449. ""
  450. #define CONFIG_BOOTCOMMAND "run flash_self"
  451. /*
  452. * JFFS2 partitions
  453. */
  454. /* mtdparts command line support */
  455. #define CONFIG_CMD_MTDPARTS
  456. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  457. #define CONFIG_FLASH_CFI_MTD
  458. #define MTDIDS_DEFAULT "nor0=TQM834x-0"
  459. /* default mtd partition table */
  460. #define MTDPARTS_DEFAULT "mtdparts=TQM834x-0:256k(u-boot),256k(env)," \
  461. "1m(kernel),2m(initrd)," \
  462. "-(user);" \
  463. #endif /* __CONFIG_H */