TQM823L.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452
  1. /*
  2. * (C) Copyright 2000-2014
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * board/config.h - configuration options, board specific
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * High Level Configuration Options
  14. * (easy to change)
  15. */
  16. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  17. #define CONFIG_TQM823L 1 /* ...on a TQM8xxL module */
  18. #define CONFIG_SYS_TEXT_BASE 0x40000000
  19. #ifdef CONFIG_LCD /* with LCD controller ? */
  20. #define CONFIG_MPC8XX_LCD
  21. #define CONFIG_LCD_LOGO 1 /* print our logo on the LCD */
  22. #define CONFIG_LCD_INFO 1 /* ... and some board info */
  23. #define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
  24. #endif
  25. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  26. #define CONFIG_SYS_SMC_RXBUFLEN 128
  27. #define CONFIG_SYS_MAXIDLE 10
  28. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  29. #define CONFIG_BOOTCOUNT_LIMIT
  30. #define CONFIG_BOARD_TYPES 1 /* support board types */
  31. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
  32. #undef CONFIG_BOOTARGS
  33. #define CONFIG_EXTRA_ENV_SETTINGS \
  34. "netdev=eth0\0" \
  35. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  36. "nfsroot=${serverip}:${rootpath}\0" \
  37. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  38. "addip=setenv bootargs ${bootargs} " \
  39. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  40. ":${hostname}:${netdev}:off panic=1\0" \
  41. "flash_nfs=run nfsargs addip;" \
  42. "bootm ${kernel_addr}\0" \
  43. "flash_self=run ramargs addip;" \
  44. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  45. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  46. "rootpath=/opt/eldk/ppc_8xx\0" \
  47. "hostname=TQM823L\0" \
  48. "bootfile=TQM823L/uImage\0" \
  49. "fdt_addr=40040000\0" \
  50. "kernel_addr=40060000\0" \
  51. "ramdisk_addr=40200000\0" \
  52. "u-boot=TQM823L/u-image.bin\0" \
  53. "load=tftp 200000 ${u-boot}\0" \
  54. "update=prot off 40000000 +${filesize};" \
  55. "era 40000000 +${filesize};" \
  56. "cp.b 200000 40000000 ${filesize};" \
  57. "sete filesize;save\0" \
  58. ""
  59. #define CONFIG_BOOTCOMMAND "run flash_self"
  60. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  61. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  62. #undef CONFIG_WATCHDOG /* watchdog disabled */
  63. #if defined(CONFIG_LCD)
  64. # undef CONFIG_STATUS_LED /* disturbs display */
  65. #else
  66. # define CONFIG_STATUS_LED 1 /* Status LED enabled */
  67. #endif /* CONFIG_LCD */
  68. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  69. /*
  70. * BOOTP options
  71. */
  72. #define CONFIG_BOOTP_SUBNETMASK
  73. #define CONFIG_BOOTP_GATEWAY
  74. #define CONFIG_BOOTP_HOSTNAME
  75. #define CONFIG_BOOTP_BOOTPATH
  76. #define CONFIG_BOOTP_BOOTFILESIZE
  77. #define CONFIG_MAC_PARTITION
  78. #define CONFIG_DOS_PARTITION
  79. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  80. /*
  81. * Command line configuration.
  82. */
  83. #define CONFIG_CMD_DATE
  84. #define CONFIG_CMD_IDE
  85. #define CONFIG_CMD_JFFS2
  86. #ifdef CONFIG_SPLASH_SCREEN
  87. #define CONFIG_CMD_BMP
  88. #endif
  89. #define CONFIG_NETCONSOLE
  90. /*
  91. * Miscellaneous configurable options
  92. */
  93. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  94. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  95. #if defined(CONFIG_CMD_KGDB)
  96. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  97. #else
  98. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  99. #endif
  100. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  101. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  102. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  103. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  104. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  105. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  106. /*
  107. * Low Level Configuration Settings
  108. * (address mappings, register initial values, etc.)
  109. * You should know what you are doing if you make changes here.
  110. */
  111. /*-----------------------------------------------------------------------
  112. * Internal Memory Mapped Register
  113. */
  114. #define CONFIG_SYS_IMMR 0xFFF00000
  115. /*-----------------------------------------------------------------------
  116. * Definitions for initial stack pointer and data area (in DPRAM)
  117. */
  118. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  119. #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
  120. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  121. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  122. /*-----------------------------------------------------------------------
  123. * Start addresses for the final memory configuration
  124. * (Set up by the startup code)
  125. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  126. */
  127. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  128. #define CONFIG_SYS_FLASH_BASE 0x40000000
  129. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  130. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  131. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  132. /*
  133. * For booting Linux, the board info and command line data
  134. * have to be in the first 8 MB of memory, since this is
  135. * the maximum mapped by the Linux kernel during initialization.
  136. */
  137. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  138. /*-----------------------------------------------------------------------
  139. * FLASH organization
  140. */
  141. /* use CFI flash driver */
  142. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  143. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  144. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE+flash_info[0].size }
  145. #define CONFIG_SYS_FLASH_EMPTY_INFO
  146. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  147. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  148. #define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  149. #define CONFIG_ENV_IS_IN_FLASH 1
  150. #define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  151. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  152. /* Address and size of Redundant Environment Sector */
  153. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
  154. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  155. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  156. #define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
  157. /*-----------------------------------------------------------------------
  158. * Dynamic MTD partition support
  159. */
  160. #define CONFIG_CMD_MTDPARTS
  161. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  162. #define CONFIG_FLASH_CFI_MTD
  163. #define MTDIDS_DEFAULT "nor0=TQM8xxL-0"
  164. #define MTDPARTS_DEFAULT "mtdparts=TQM8xxL-0:256k(u-boot)," \
  165. "128k(dtb)," \
  166. "1664k(kernel)," \
  167. "2m(rootfs)," \
  168. "4m(data)"
  169. /*-----------------------------------------------------------------------
  170. * Hardware Information Block
  171. */
  172. #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  173. #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  174. #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  175. /*-----------------------------------------------------------------------
  176. * Cache Configuration
  177. */
  178. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  179. #if defined(CONFIG_CMD_KGDB)
  180. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  181. #endif
  182. /*-----------------------------------------------------------------------
  183. * SYPCR - System Protection Control 11-9
  184. * SYPCR can only be written once after reset!
  185. *-----------------------------------------------------------------------
  186. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  187. */
  188. #if defined(CONFIG_WATCHDOG)
  189. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  190. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  191. #else
  192. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  193. #endif
  194. /*-----------------------------------------------------------------------
  195. * SIUMCR - SIU Module Configuration 11-6
  196. *-----------------------------------------------------------------------
  197. * PCMCIA config., multi-function pin tri-state
  198. */
  199. #ifndef CONFIG_CAN_DRIVER
  200. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  201. #else /* we must activate GPL5 in the SIUMCR for CAN */
  202. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  203. #endif /* CONFIG_CAN_DRIVER */
  204. /*-----------------------------------------------------------------------
  205. * TBSCR - Time Base Status and Control 11-26
  206. *-----------------------------------------------------------------------
  207. * Clear Reference Interrupt Status, Timebase freezing enabled
  208. */
  209. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  210. /*-----------------------------------------------------------------------
  211. * RTCSC - Real-Time Clock Status and Control Register 11-27
  212. *-----------------------------------------------------------------------
  213. */
  214. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  215. /*-----------------------------------------------------------------------
  216. * PISCR - Periodic Interrupt Status and Control 11-31
  217. *-----------------------------------------------------------------------
  218. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  219. */
  220. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  221. /*-----------------------------------------------------------------------
  222. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  223. *-----------------------------------------------------------------------
  224. * Reset PLL lock status sticky bit, timer expired status bit and timer
  225. * interrupt status bit
  226. */
  227. #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  228. /*-----------------------------------------------------------------------
  229. * SCCR - System Clock and reset Control Register 15-27
  230. *-----------------------------------------------------------------------
  231. * Set clock output, timebase and RTC source and divider,
  232. * power management and some other internal clocks
  233. */
  234. #define SCCR_MASK SCCR_EBDF11
  235. #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  236. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  237. SCCR_DFALCD00)
  238. /*-----------------------------------------------------------------------
  239. * PCMCIA stuff
  240. *-----------------------------------------------------------------------
  241. *
  242. */
  243. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  244. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  245. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  246. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  247. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  248. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  249. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  250. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  251. /*-----------------------------------------------------------------------
  252. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  253. *-----------------------------------------------------------------------
  254. */
  255. #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
  256. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  257. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  258. #undef CONFIG_IDE_LED /* LED for ide not supported */
  259. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  260. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  261. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  262. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  263. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  264. /* Offset for data I/O */
  265. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  266. /* Offset for normal register accesses */
  267. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  268. /* Offset for alternate registers */
  269. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  270. /*-----------------------------------------------------------------------
  271. *
  272. *-----------------------------------------------------------------------
  273. *
  274. */
  275. #define CONFIG_SYS_DER 0
  276. /*
  277. * Init Memory Controller:
  278. *
  279. * BR0/1 and OR0/1 (FLASH)
  280. */
  281. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  282. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  283. /* used to re-map FLASH both when starting from SRAM or FLASH:
  284. * restrict access enough to keep SRAM working (if any)
  285. * but not too much to meddle with FLASH accesses
  286. */
  287. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  288. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  289. /*
  290. * FLASH timing:
  291. */
  292. #define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  293. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  294. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  295. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  296. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  297. #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
  298. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
  299. #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  300. /*
  301. * BR2/3 and OR2/3 (SDRAM)
  302. *
  303. */
  304. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  305. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  306. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  307. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  308. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  309. #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
  310. #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  311. #ifndef CONFIG_CAN_DRIVER
  312. #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
  313. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  314. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  315. #define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  316. #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  317. #define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
  318. #define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
  319. BR_PS_8 | BR_MS_UPMB | BR_V )
  320. #endif /* CONFIG_CAN_DRIVER */
  321. /*
  322. * Memory Periodic Timer Prescaler
  323. *
  324. * The Divider for PTA (refresh timer) configuration is based on an
  325. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  326. * the number of chip selects (NCS) and the actually needed refresh
  327. * rate is done by setting MPTPR.
  328. *
  329. * PTA is calculated from
  330. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  331. *
  332. * gclk CPU clock (not bus clock!)
  333. * Trefresh Refresh cycle * 4 (four word bursts used)
  334. *
  335. * 4096 Rows from SDRAM example configuration
  336. * 1000 factor s -> ms
  337. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  338. * 4 Number of refresh cycles per period
  339. * 64 Refresh cycle in ms per number of rows
  340. * --------------------------------------------
  341. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  342. *
  343. * 50 MHz => 50.000.000 / Divider = 98
  344. * 66 Mhz => 66.000.000 / Divider = 129
  345. * 80 Mhz => 80.000.000 / Divider = 156
  346. */
  347. #define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
  348. #define CONFIG_SYS_MAMR_PTA 98
  349. /*
  350. * For 16 MBit, refresh rates could be 31.3 us
  351. * (= 64 ms / 2K = 125 / quad bursts).
  352. * For a simpler initialization, 15.6 us is used instead.
  353. *
  354. * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  355. * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  356. */
  357. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  358. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  359. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  360. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  361. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  362. /*
  363. * MAMR settings for SDRAM
  364. */
  365. /* 8 column SDRAM */
  366. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  367. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  368. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  369. /* 9 column SDRAM */
  370. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  371. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  372. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  373. #define CONFIG_HWCONFIG 1
  374. #endif /* __CONFIG_H */