T1040QDS.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789
  1. /*
  2. * Copyright 2013-2014 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #ifndef __CONFIG_H
  23. #define __CONFIG_H
  24. /*
  25. * T1040 QDS board configuration file
  26. */
  27. #ifdef CONFIG_RAMBOOT_PBL
  28. #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
  29. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  30. #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t1040qds/t1040_pbi.cfg
  31. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t1040qds/t1040_rcw.cfg
  32. #endif
  33. /* High Level Configuration Options */
  34. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  35. #define CONFIG_MP /* support multiple processors */
  36. /* support deep sleep */
  37. #define CONFIG_DEEP_SLEEP
  38. #if defined(CONFIG_DEEP_SLEEP)
  39. #define CONFIG_BOARD_EARLY_INIT_F
  40. #endif
  41. #ifndef CONFIG_SYS_TEXT_BASE
  42. #define CONFIG_SYS_TEXT_BASE 0xeff40000
  43. #endif
  44. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  45. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  46. #endif
  47. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  48. #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
  49. #define CONFIG_FSL_IFC /* Enable IFC Support */
  50. #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
  51. #define CONFIG_PCI_INDIRECT_BRIDGE
  52. #define CONFIG_PCIE1 /* PCIE controller 1 */
  53. #define CONFIG_PCIE2 /* PCIE controller 2 */
  54. #define CONFIG_PCIE3 /* PCIE controller 3 */
  55. #define CONFIG_PCIE4 /* PCIE controller 4 */
  56. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  57. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  58. #define CONFIG_ENV_OVERWRITE
  59. #ifdef CONFIG_SYS_NO_FLASH
  60. #define CONFIG_ENV_IS_NOWHERE
  61. #else
  62. #define CONFIG_FLASH_CFI_DRIVER
  63. #define CONFIG_SYS_FLASH_CFI
  64. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  65. #endif
  66. #ifndef CONFIG_SYS_NO_FLASH
  67. #if defined(CONFIG_SPIFLASH)
  68. #define CONFIG_SYS_EXTRA_ENV_RELOC
  69. #define CONFIG_ENV_IS_IN_SPI_FLASH
  70. #define CONFIG_ENV_SPI_BUS 0
  71. #define CONFIG_ENV_SPI_CS 0
  72. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  73. #define CONFIG_ENV_SPI_MODE 0
  74. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  75. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  76. #define CONFIG_ENV_SECT_SIZE 0x10000
  77. #elif defined(CONFIG_SDCARD)
  78. #define CONFIG_SYS_EXTRA_ENV_RELOC
  79. #define CONFIG_ENV_IS_IN_MMC
  80. #define CONFIG_SYS_MMC_ENV_DEV 0
  81. #define CONFIG_ENV_SIZE 0x2000
  82. #define CONFIG_ENV_OFFSET (512 * 1658)
  83. #elif defined(CONFIG_NAND)
  84. #define CONFIG_SYS_EXTRA_ENV_RELOC
  85. #define CONFIG_ENV_IS_IN_NAND
  86. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  87. #define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
  88. #else
  89. #define CONFIG_ENV_IS_IN_FLASH
  90. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  91. #define CONFIG_ENV_SIZE 0x2000
  92. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  93. #endif
  94. #else /* CONFIG_SYS_NO_FLASH */
  95. #define CONFIG_ENV_SIZE 0x2000
  96. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  97. #endif
  98. #ifndef __ASSEMBLY__
  99. unsigned long get_board_sys_clk(void);
  100. unsigned long get_board_ddr_clk(void);
  101. #endif
  102. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
  103. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
  104. /*
  105. * These can be toggled for performance analysis, otherwise use default.
  106. */
  107. #define CONFIG_SYS_CACHE_STASHING
  108. #define CONFIG_BACKSIDE_L2_CACHE
  109. #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
  110. #define CONFIG_BTB /* toggle branch predition */
  111. #define CONFIG_DDR_ECC
  112. #ifdef CONFIG_DDR_ECC
  113. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  114. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  115. #endif
  116. #define CONFIG_ENABLE_36BIT_PHYS
  117. #define CONFIG_ADDR_MAP
  118. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  119. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  120. #define CONFIG_SYS_MEMTEST_END 0x00400000
  121. #define CONFIG_SYS_ALT_MEMTEST
  122. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  123. /*
  124. * Config the L3 Cache as L3 SRAM
  125. */
  126. #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
  127. #define CONFIG_SYS_DCSRBAR 0xf0000000
  128. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  129. /* EEPROM */
  130. #define CONFIG_ID_EEPROM
  131. #define CONFIG_SYS_I2C_EEPROM_NXID
  132. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  133. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  134. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  135. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  136. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  137. /*
  138. * DDR Setup
  139. */
  140. #define CONFIG_VERY_BIG_RAM
  141. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  142. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  143. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  144. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  145. #define CONFIG_DDR_SPD
  146. #define CONFIG_FSL_DDR_INTERACTIVE
  147. #define CONFIG_SYS_SPD_BUS_NUM 0
  148. #define SPD_EEPROM_ADDRESS 0x51
  149. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  150. /*
  151. * IFC Definitions
  152. */
  153. #define CONFIG_SYS_FLASH_BASE 0xe0000000
  154. #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
  155. #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
  156. #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
  157. + 0x8000000) | \
  158. CSPR_PORT_SIZE_16 | \
  159. CSPR_MSEL_NOR | \
  160. CSPR_V)
  161. #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
  162. #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  163. CSPR_PORT_SIZE_16 | \
  164. CSPR_MSEL_NOR | \
  165. CSPR_V)
  166. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
  167. /*
  168. * TDM Definition
  169. */
  170. #define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
  171. /* NOR Flash Timing Params */
  172. #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
  173. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
  174. FTIM0_NOR_TEADC(0x5) | \
  175. FTIM0_NOR_TEAHC(0x5))
  176. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
  177. FTIM1_NOR_TRAD_NOR(0x1A) |\
  178. FTIM1_NOR_TSEQRAD_NOR(0x13))
  179. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
  180. FTIM2_NOR_TCH(0x4) | \
  181. FTIM2_NOR_TWPH(0x0E) | \
  182. FTIM2_NOR_TWP(0x1c))
  183. #define CONFIG_SYS_NOR_FTIM3 0x0
  184. #define CONFIG_SYS_FLASH_QUIET_TEST
  185. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  186. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  187. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  188. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  189. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  190. #define CONFIG_SYS_FLASH_EMPTY_INFO
  191. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
  192. + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  193. #define CONFIG_FSL_QIXIS /* use common QIXIS code */
  194. #define QIXIS_BASE 0xffdf0000
  195. #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
  196. #define QIXIS_LBMAP_SWITCH 0x06
  197. #define QIXIS_LBMAP_MASK 0x0f
  198. #define QIXIS_LBMAP_SHIFT 0
  199. #define QIXIS_LBMAP_DFLTBANK 0x00
  200. #define QIXIS_LBMAP_ALTBANK 0x04
  201. #define QIXIS_RST_CTL_RESET 0x31
  202. #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
  203. #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
  204. #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
  205. #define QIXIS_RST_FORCE_MEM 0x01
  206. #define CONFIG_SYS_CSPR3_EXT (0xf)
  207. #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
  208. | CSPR_PORT_SIZE_8 \
  209. | CSPR_MSEL_GPCM \
  210. | CSPR_V)
  211. #define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
  212. #define CONFIG_SYS_CSOR3 0x0
  213. /* QIXIS Timing parameters for IFC CS3 */
  214. #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  215. FTIM0_GPCM_TEADC(0x0e) | \
  216. FTIM0_GPCM_TEAHC(0x0e))
  217. #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
  218. FTIM1_GPCM_TRAD(0x3f))
  219. #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
  220. FTIM2_GPCM_TCH(0x8) | \
  221. FTIM2_GPCM_TWP(0x1f))
  222. #define CONFIG_SYS_CS3_FTIM3 0x0
  223. #define CONFIG_NAND_FSL_IFC
  224. #define CONFIG_SYS_NAND_BASE 0xff800000
  225. #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
  226. #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
  227. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  228. | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
  229. | CSPR_MSEL_NAND /* MSEL = NAND */ \
  230. | CSPR_V)
  231. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
  232. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  233. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  234. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  235. | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
  236. | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
  237. | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
  238. | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
  239. #define CONFIG_SYS_NAND_ONFI_DETECTION
  240. /* ONFI NAND Flash mode0 Timing Params */
  241. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
  242. FTIM0_NAND_TWP(0x18) | \
  243. FTIM0_NAND_TWCHT(0x07) | \
  244. FTIM0_NAND_TWH(0x0a))
  245. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
  246. FTIM1_NAND_TWBE(0x39) | \
  247. FTIM1_NAND_TRR(0x0e) | \
  248. FTIM1_NAND_TRP(0x18))
  249. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
  250. FTIM2_NAND_TREH(0x0a) | \
  251. FTIM2_NAND_TWHRE(0x1e))
  252. #define CONFIG_SYS_NAND_FTIM3 0x0
  253. #define CONFIG_SYS_NAND_DDR_LAW 11
  254. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  255. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  256. #define CONFIG_CMD_NAND
  257. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  258. #if defined(CONFIG_NAND)
  259. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
  260. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  261. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  262. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  263. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  264. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  265. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  266. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  267. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
  268. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
  269. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  270. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  271. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  272. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  273. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  274. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  275. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
  276. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
  277. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
  278. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
  279. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
  280. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
  281. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
  282. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
  283. #else
  284. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
  285. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
  286. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  287. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  288. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  289. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  290. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  291. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  292. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
  293. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
  294. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  295. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  296. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  297. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  298. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  299. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  300. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
  301. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
  302. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
  303. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
  304. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
  305. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
  306. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
  307. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
  308. #endif
  309. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  310. #if defined(CONFIG_RAMBOOT_PBL)
  311. #define CONFIG_SYS_RAMBOOT
  312. #endif
  313. #define CONFIG_BOARD_EARLY_INIT_R
  314. #define CONFIG_MISC_INIT_R
  315. #define CONFIG_HWCONFIG
  316. /* define to use L1 as initial stack */
  317. #define CONFIG_L1_INIT_RAM
  318. #define CONFIG_SYS_INIT_RAM_LOCK
  319. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  320. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  321. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
  322. /* The assembler doesn't like typecast */
  323. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  324. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  325. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  326. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  327. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  328. GENERATED_GBL_DATA_SIZE)
  329. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  330. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  331. #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
  332. /* Serial Port - controlled on board with jumper J8
  333. * open - index 2
  334. * shorted - index 1
  335. */
  336. #define CONFIG_CONS_INDEX 1
  337. #define CONFIG_SYS_NS16550_SERIAL
  338. #define CONFIG_SYS_NS16550_REG_SIZE 1
  339. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  340. #define CONFIG_SYS_BAUDRATE_TABLE \
  341. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  342. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  343. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  344. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  345. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  346. /* Video */
  347. #define CONFIG_FSL_DIU_FB
  348. #ifdef CONFIG_FSL_DIU_FB
  349. #define CONFIG_FSL_DIU_CH7301
  350. #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
  351. #define CONFIG_CMD_BMP
  352. #define CONFIG_VIDEO_LOGO
  353. #define CONFIG_VIDEO_BMP_LOGO
  354. #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
  355. /*
  356. * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
  357. * disable empty flash sector detection, which is I/O-intensive.
  358. */
  359. #undef CONFIG_SYS_FLASH_EMPTY_INFO
  360. #endif
  361. /* I2C */
  362. #define CONFIG_SYS_I2C
  363. #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
  364. #define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
  365. #define CONFIG_SYS_FSL_I2C2_SPEED 50000
  366. #define CONFIG_SYS_FSL_I2C3_SPEED 50000
  367. #define CONFIG_SYS_FSL_I2C4_SPEED 50000
  368. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  369. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  370. #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
  371. #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
  372. #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
  373. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
  374. #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
  375. #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
  376. #define I2C_MUX_PCA_ADDR 0x77
  377. #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
  378. /* I2C bus multiplexer */
  379. #define I2C_MUX_CH_DEFAULT 0x8
  380. #define I2C_MUX_CH_DIU 0xC
  381. /* LDI/DVI Encoder for display */
  382. #define CONFIG_SYS_I2C_LDI_ADDR 0x38
  383. #define CONFIG_SYS_I2C_DVI_ADDR 0x75
  384. /*
  385. * RTC configuration
  386. */
  387. #define RTC
  388. #define CONFIG_RTC_DS3231 1
  389. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  390. /*
  391. * eSPI - Enhanced SPI
  392. */
  393. #define CONFIG_SF_DEFAULT_SPEED 10000000
  394. #define CONFIG_SF_DEFAULT_MODE 0
  395. /*
  396. * General PCI
  397. * Memory space is mapped 1-1, but I/O space must start from 0.
  398. */
  399. #ifdef CONFIG_PCI
  400. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  401. #ifdef CONFIG_PCIE1
  402. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  403. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  404. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  405. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
  406. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  407. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  408. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  409. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  410. #endif
  411. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  412. #ifdef CONFIG_PCIE2
  413. #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
  414. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  415. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
  416. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
  417. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  418. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  419. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  420. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  421. #endif
  422. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  423. #ifdef CONFIG_PCIE3
  424. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
  425. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  426. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
  427. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
  428. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  429. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  430. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  431. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  432. #endif
  433. /* controller 4, Base address 203000 */
  434. #ifdef CONFIG_PCIE4
  435. #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
  436. #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
  437. #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
  438. #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
  439. #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
  440. #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
  441. #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
  442. #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
  443. #endif
  444. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  445. #define CONFIG_DOS_PARTITION
  446. #endif /* CONFIG_PCI */
  447. /* SATA */
  448. #define CONFIG_FSL_SATA_V2
  449. #ifdef CONFIG_FSL_SATA_V2
  450. #define CONFIG_LIBATA
  451. #define CONFIG_FSL_SATA
  452. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  453. #define CONFIG_SATA1
  454. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  455. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  456. #define CONFIG_SATA2
  457. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  458. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  459. #define CONFIG_LBA48
  460. #define CONFIG_CMD_SATA
  461. #define CONFIG_DOS_PARTITION
  462. #endif
  463. /*
  464. * USB
  465. */
  466. #define CONFIG_HAS_FSL_DR_USB
  467. #ifdef CONFIG_HAS_FSL_DR_USB
  468. #define CONFIG_USB_EHCI
  469. #ifdef CONFIG_USB_EHCI
  470. #define CONFIG_USB_EHCI_FSL
  471. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  472. #endif
  473. #endif
  474. #ifdef CONFIG_MMC
  475. #define CONFIG_FSL_ESDHC
  476. #define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
  477. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  478. #define CONFIG_GENERIC_MMC
  479. #define CONFIG_DOS_PARTITION
  480. #define CONFIG_FSL_ESDHC_ADAPTER_IDENT
  481. #endif
  482. /* Qman/Bman */
  483. #ifndef CONFIG_NOBQFMAN
  484. #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
  485. #define CONFIG_SYS_BMAN_NUM_PORTALS 10
  486. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  487. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  488. #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
  489. #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
  490. #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
  491. #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
  492. #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  493. #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
  494. CONFIG_SYS_BMAN_CENA_SIZE)
  495. #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  496. #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
  497. #define CONFIG_SYS_QMAN_NUM_PORTALS 10
  498. #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
  499. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
  500. #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
  501. #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
  502. #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
  503. #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
  504. #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  505. #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
  506. CONFIG_SYS_QMAN_CENA_SIZE)
  507. #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  508. #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
  509. #define CONFIG_SYS_DPAA_FMAN
  510. #define CONFIG_SYS_DPAA_PME
  511. #define CONFIG_QE
  512. #define CONFIG_U_QE
  513. /* Default address of microcode for the Linux Fman driver */
  514. #if defined(CONFIG_SPIFLASH)
  515. /*
  516. * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
  517. * env, so we got 0x110000.
  518. */
  519. #define CONFIG_SYS_QE_FW_IN_SPIFLASH
  520. #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
  521. #elif defined(CONFIG_SDCARD)
  522. /*
  523. * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
  524. * about 825KB (1650 blocks), Env is stored after the image, and the env size is
  525. * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
  526. */
  527. #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
  528. #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
  529. #elif defined(CONFIG_NAND)
  530. #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
  531. #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
  532. #else
  533. #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
  534. #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
  535. #define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
  536. #endif
  537. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  538. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  539. #endif /* CONFIG_NOBQFMAN */
  540. #ifdef CONFIG_SYS_DPAA_FMAN
  541. #define CONFIG_FMAN_ENET
  542. #define CONFIG_PHYLIB_10G
  543. #define CONFIG_PHY_VITESSE
  544. #define CONFIG_PHY_REALTEK
  545. #define CONFIG_PHY_TERANETICS
  546. #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
  547. #define SGMII_CARD_PORT2_PHY_ADDR 0x10
  548. #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
  549. #define SGMII_CARD_PORT4_PHY_ADDR 0x11
  550. #endif
  551. #ifdef CONFIG_FMAN_ENET
  552. #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x01
  553. #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x02
  554. #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
  555. #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
  556. #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
  557. #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
  558. #define CONFIG_MII /* MII PHY management */
  559. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  560. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  561. #endif
  562. /* Enable VSC9953 L2 Switch driver */
  563. #define CONFIG_VSC9953
  564. #define CONFIG_CMD_ETHSW
  565. #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x14
  566. #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x18
  567. /*
  568. * Dynamic MTD Partition support with mtdparts
  569. */
  570. #ifndef CONFIG_SYS_NO_FLASH
  571. #define CONFIG_MTD_DEVICE
  572. #define CONFIG_MTD_PARTITIONS
  573. #define CONFIG_CMD_MTDPARTS
  574. #define CONFIG_FLASH_CFI_MTD
  575. #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
  576. "spi0=spife110000.0"
  577. #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
  578. "128k(dtb),96m(fs),-(user);"\
  579. "fff800000.flash:2m(uboot),9m(kernel),"\
  580. "128k(dtb),96m(fs),-(user);spife110000.0:" \
  581. "2m(uboot),9m(kernel),128k(dtb),-(user)"
  582. #endif
  583. /*
  584. * Environment
  585. */
  586. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  587. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  588. /*
  589. * Command line configuration.
  590. */
  591. #define CONFIG_CMD_DATE
  592. #define CONFIG_CMD_EEPROM
  593. #define CONFIG_CMD_ERRATA
  594. #define CONFIG_CMD_IRQ
  595. #define CONFIG_CMD_REGINFO
  596. #ifdef CONFIG_PCI
  597. #define CONFIG_CMD_PCI
  598. #endif
  599. /* Hash command with SHA acceleration supported in hardware */
  600. #ifdef CONFIG_FSL_CAAM
  601. #define CONFIG_CMD_HASH
  602. #define CONFIG_SHA_HW_ACCEL
  603. #endif
  604. /*
  605. * Miscellaneous configurable options
  606. */
  607. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  608. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  609. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  610. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  611. #ifdef CONFIG_CMD_KGDB
  612. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  613. #else
  614. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  615. #endif
  616. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  617. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  618. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
  619. /*
  620. * For booting Linux, the board info and command line data
  621. * have to be in the first 64 MB of memory, since this is
  622. * the maximum mapped by the Linux kernel during initialization.
  623. */
  624. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
  625. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  626. #ifdef CONFIG_CMD_KGDB
  627. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  628. #endif
  629. /*
  630. * Environment Configuration
  631. */
  632. #define CONFIG_ROOTPATH "/opt/nfsroot"
  633. #define CONFIG_BOOTFILE "uImage"
  634. #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
  635. /* default location for tftp and bootm */
  636. #define CONFIG_LOADADDR 1000000
  637. #define CONFIG_BAUDRATE 115200
  638. #define __USB_PHY_TYPE utmi
  639. #define CONFIG_EXTRA_ENV_SETTINGS \
  640. "hwconfig=fsl_ddr:bank_intlv=auto;" \
  641. "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
  642. "netdev=eth0\0" \
  643. "video-mode=fslfb:1024x768-32@60,monitor=dvi\0" \
  644. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  645. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  646. "tftpflash=tftpboot $loadaddr $uboot && " \
  647. "protect off $ubootaddr +$filesize && " \
  648. "erase $ubootaddr +$filesize && " \
  649. "cp.b $loadaddr $ubootaddr $filesize && " \
  650. "protect on $ubootaddr +$filesize && " \
  651. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  652. "consoledev=ttyS0\0" \
  653. "ramdiskaddr=2000000\0" \
  654. "ramdiskfile=t1040qds/ramdisk.uboot\0" \
  655. "fdtaddr=1e00000\0" \
  656. "fdtfile=t1040qds/t1040qds.dtb\0" \
  657. "bdev=sda3\0"
  658. #define CONFIG_LINUX \
  659. "setenv bootargs root=/dev/ram rw " \
  660. "console=$consoledev,$baudrate $othbootargs;" \
  661. "setenv ramdiskaddr 0x02000000;" \
  662. "setenv fdtaddr 0x00c00000;" \
  663. "setenv loadaddr 0x1000000;" \
  664. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  665. #define CONFIG_HDBOOT \
  666. "setenv bootargs root=/dev/$bdev rw " \
  667. "console=$consoledev,$baudrate $othbootargs;" \
  668. "tftp $loadaddr $bootfile;" \
  669. "tftp $fdtaddr $fdtfile;" \
  670. "bootm $loadaddr - $fdtaddr"
  671. #define CONFIG_NFSBOOTCOMMAND \
  672. "setenv bootargs root=/dev/nfs rw " \
  673. "nfsroot=$serverip:$rootpath " \
  674. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  675. "console=$consoledev,$baudrate $othbootargs;" \
  676. "tftp $loadaddr $bootfile;" \
  677. "tftp $fdtaddr $fdtfile;" \
  678. "bootm $loadaddr - $fdtaddr"
  679. #define CONFIG_RAMBOOTCOMMAND \
  680. "setenv bootargs root=/dev/ram rw " \
  681. "console=$consoledev,$baudrate $othbootargs;" \
  682. "tftp $ramdiskaddr $ramdiskfile;" \
  683. "tftp $loadaddr $bootfile;" \
  684. "tftp $fdtaddr $fdtfile;" \
  685. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  686. #define CONFIG_BOOTCOMMAND CONFIG_LINUX
  687. #include <asm/fsl_secure_boot.h>
  688. #endif /* __CONFIG_H */