T102xRDB.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * T1024/T1023 RDB board configuration file
  8. */
  9. #ifndef __T1024RDB_H
  10. #define __T1024RDB_H
  11. /* High Level Configuration Options */
  12. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  13. #define CONFIG_MP /* support multiple processors */
  14. #define CONFIG_ENABLE_36BIT_PHYS
  15. #ifdef CONFIG_PHYS_64BIT
  16. #define CONFIG_ADDR_MAP 1
  17. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  18. #endif
  19. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  20. #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
  21. #define CONFIG_FSL_IFC /* Enable IFC Support */
  22. #define CONFIG_ENV_OVERWRITE
  23. #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
  24. /* support deep sleep */
  25. #ifdef CONFIG_ARCH_T1024
  26. #define CONFIG_DEEP_SLEEP
  27. #endif
  28. #if defined(CONFIG_DEEP_SLEEP)
  29. #define CONFIG_BOARD_EARLY_INIT_F
  30. #endif
  31. #ifdef CONFIG_RAMBOOT_PBL
  32. #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xrdb/t1024_pbi.cfg
  33. #define CONFIG_SPL_FLUSH_IMAGE
  34. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  35. #define CONFIG_SYS_TEXT_BASE 0x30001000
  36. #define CONFIG_SPL_TEXT_BASE 0xFFFD8000
  37. #define CONFIG_SPL_PAD_TO 0x40000
  38. #define CONFIG_SPL_MAX_SIZE 0x28000
  39. #define RESET_VECTOR_OFFSET 0x27FFC
  40. #define BOOT_PAGE_OFFSET 0x27000
  41. #ifdef CONFIG_SPL_BUILD
  42. #define CONFIG_SPL_SKIP_RELOCATE
  43. #define CONFIG_SPL_COMMON_INIT_DDR
  44. #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
  45. #define CONFIG_SYS_NO_FLASH
  46. #endif
  47. #ifdef CONFIG_NAND
  48. #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
  49. #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
  50. #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
  51. #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
  52. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
  53. #if defined(CONFIG_TARGET_T1024RDB)
  54. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_nand_rcw.cfg
  55. #elif defined(CONFIG_TARGET_T1023RDB)
  56. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_nand_rcw.cfg
  57. #endif
  58. #define CONFIG_SPL_NAND_BOOT
  59. #endif
  60. #ifdef CONFIG_SPIFLASH
  61. #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
  62. #define CONFIG_SPL_SPI_FLASH_MINIMAL
  63. #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
  64. #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
  65. #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
  66. #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
  67. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
  68. #ifndef CONFIG_SPL_BUILD
  69. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  70. #endif
  71. #if defined(CONFIG_TARGET_T1024RDB)
  72. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_spi_rcw.cfg
  73. #elif defined(CONFIG_TARGET_T1023RDB)
  74. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_spi_rcw.cfg
  75. #endif
  76. #define CONFIG_SPL_SPI_BOOT
  77. #endif
  78. #ifdef CONFIG_SDCARD
  79. #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
  80. #define CONFIG_SPL_MMC_MINIMAL
  81. #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
  82. #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
  83. #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
  84. #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
  85. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
  86. #ifndef CONFIG_SPL_BUILD
  87. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  88. #endif
  89. #if defined(CONFIG_TARGET_T1024RDB)
  90. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_sd_rcw.cfg
  91. #elif defined(CONFIG_TARGET_T1023RDB)
  92. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_sd_rcw.cfg
  93. #endif
  94. #define CONFIG_SPL_MMC_BOOT
  95. #endif
  96. #endif /* CONFIG_RAMBOOT_PBL */
  97. #ifndef CONFIG_SYS_TEXT_BASE
  98. #define CONFIG_SYS_TEXT_BASE 0xeff40000
  99. #endif
  100. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  101. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  102. #endif
  103. #ifndef CONFIG_SYS_NO_FLASH
  104. #define CONFIG_FLASH_CFI_DRIVER
  105. #define CONFIG_SYS_FLASH_CFI
  106. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  107. #endif
  108. /* PCIe Boot - Master */
  109. #define CONFIG_SRIO_PCIE_BOOT_MASTER
  110. /*
  111. * for slave u-boot IMAGE instored in master memory space,
  112. * PHYS must be aligned based on the SIZE
  113. */
  114. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
  115. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
  116. #ifdef CONFIG_PHYS_64BIT
  117. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
  118. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
  119. #else
  120. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
  121. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
  122. #endif
  123. /*
  124. * for slave UCODE and ENV instored in master memory space,
  125. * PHYS must be aligned based on the SIZE
  126. */
  127. #ifdef CONFIG_PHYS_64BIT
  128. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
  129. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
  130. #else
  131. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
  132. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
  133. #endif
  134. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
  135. /* slave core release by master*/
  136. #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
  137. #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
  138. /* PCIe Boot - Slave */
  139. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  140. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
  141. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
  142. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
  143. /* Set 1M boot space for PCIe boot */
  144. #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
  145. #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
  146. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
  147. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  148. #define CONFIG_SYS_NO_FLASH
  149. #endif
  150. #if defined(CONFIG_SPIFLASH)
  151. #define CONFIG_SYS_EXTRA_ENV_RELOC
  152. #define CONFIG_ENV_IS_IN_SPI_FLASH
  153. #define CONFIG_ENV_SPI_BUS 0
  154. #define CONFIG_ENV_SPI_CS 0
  155. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  156. #define CONFIG_ENV_SPI_MODE 0
  157. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  158. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  159. #if defined(CONFIG_TARGET_T1024RDB)
  160. #define CONFIG_ENV_SECT_SIZE 0x10000
  161. #elif defined(CONFIG_TARGET_T1023RDB)
  162. #define CONFIG_ENV_SECT_SIZE 0x40000
  163. #endif
  164. #elif defined(CONFIG_SDCARD)
  165. #define CONFIG_SYS_EXTRA_ENV_RELOC
  166. #define CONFIG_ENV_IS_IN_MMC
  167. #define CONFIG_SYS_MMC_ENV_DEV 0
  168. #define CONFIG_ENV_SIZE 0x2000
  169. #define CONFIG_ENV_OFFSET (512 * 0x800)
  170. #elif defined(CONFIG_NAND)
  171. #define CONFIG_SYS_EXTRA_ENV_RELOC
  172. #define CONFIG_ENV_IS_IN_NAND
  173. #define CONFIG_ENV_SIZE 0x2000
  174. #if defined(CONFIG_TARGET_T1024RDB)
  175. #define CONFIG_ENV_OFFSET (2 * CONFIG_SYS_NAND_BLOCK_SIZE)
  176. #elif defined(CONFIG_TARGET_T1023RDB)
  177. #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
  178. #endif
  179. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  180. #define CONFIG_ENV_IS_IN_REMOTE
  181. #define CONFIG_ENV_ADDR 0xffe20000
  182. #define CONFIG_ENV_SIZE 0x2000
  183. #elif defined(CONFIG_ENV_IS_NOWHERE)
  184. #define CONFIG_ENV_SIZE 0x2000
  185. #else
  186. #define CONFIG_ENV_IS_IN_FLASH
  187. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  188. #define CONFIG_ENV_SIZE 0x2000
  189. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  190. #endif
  191. #ifndef __ASSEMBLY__
  192. unsigned long get_board_sys_clk(void);
  193. unsigned long get_board_ddr_clk(void);
  194. #endif
  195. #define CONFIG_SYS_CLK_FREQ 100000000
  196. #define CONFIG_DDR_CLK_FREQ 100000000
  197. /*
  198. * These can be toggled for performance analysis, otherwise use default.
  199. */
  200. #define CONFIG_SYS_CACHE_STASHING
  201. #define CONFIG_BACKSIDE_L2_CACHE
  202. #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
  203. #define CONFIG_BTB /* toggle branch predition */
  204. #define CONFIG_DDR_ECC
  205. #ifdef CONFIG_DDR_ECC
  206. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  207. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  208. #endif
  209. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  210. #define CONFIG_SYS_MEMTEST_END 0x00400000
  211. #define CONFIG_SYS_ALT_MEMTEST
  212. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  213. /*
  214. * Config the L3 Cache as L3 SRAM
  215. */
  216. #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
  217. #define CONFIG_SYS_L3_SIZE (256 << 10)
  218. #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
  219. #ifdef CONFIG_RAMBOOT_PBL
  220. #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
  221. #endif
  222. #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
  223. #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
  224. #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
  225. #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
  226. #ifdef CONFIG_PHYS_64BIT
  227. #define CONFIG_SYS_DCSRBAR 0xf0000000
  228. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  229. #endif
  230. /* EEPROM */
  231. #define CONFIG_ID_EEPROM
  232. #define CONFIG_SYS_I2C_EEPROM_NXID
  233. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  234. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  235. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  236. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  237. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  238. /*
  239. * DDR Setup
  240. */
  241. #define CONFIG_VERY_BIG_RAM
  242. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  243. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  244. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  245. #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
  246. #define CONFIG_FSL_DDR_INTERACTIVE
  247. #if defined(CONFIG_TARGET_T1024RDB)
  248. #define CONFIG_DDR_SPD
  249. #define CONFIG_SYS_SPD_BUS_NUM 0
  250. #define SPD_EEPROM_ADDRESS 0x51
  251. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  252. #elif defined(CONFIG_TARGET_T1023RDB)
  253. #define CONFIG_SYS_DDR_RAW_TIMING
  254. #define CONFIG_SYS_SDRAM_SIZE 2048
  255. #endif
  256. /*
  257. * IFC Definitions
  258. */
  259. #define CONFIG_SYS_FLASH_BASE 0xe8000000
  260. #ifdef CONFIG_PHYS_64BIT
  261. #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
  262. #else
  263. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  264. #endif
  265. #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
  266. #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  267. CSPR_PORT_SIZE_16 | \
  268. CSPR_MSEL_NOR | \
  269. CSPR_V)
  270. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
  271. /* NOR Flash Timing Params */
  272. #if defined(CONFIG_TARGET_T1024RDB)
  273. #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
  274. #elif defined(CONFIG_TARGET_T1023RDB)
  275. #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
  276. CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
  277. #endif
  278. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
  279. FTIM0_NOR_TEADC(0x5) | \
  280. FTIM0_NOR_TEAHC(0x5))
  281. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
  282. FTIM1_NOR_TRAD_NOR(0x1A) |\
  283. FTIM1_NOR_TSEQRAD_NOR(0x13))
  284. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
  285. FTIM2_NOR_TCH(0x4) | \
  286. FTIM2_NOR_TWPH(0x0E) | \
  287. FTIM2_NOR_TWP(0x1c))
  288. #define CONFIG_SYS_NOR_FTIM3 0x0
  289. #define CONFIG_SYS_FLASH_QUIET_TEST
  290. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  291. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  292. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  293. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  294. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  295. #define CONFIG_SYS_FLASH_EMPTY_INFO
  296. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
  297. #ifdef CONFIG_TARGET_T1024RDB
  298. /* CPLD on IFC */
  299. #define CONFIG_SYS_CPLD_BASE 0xffdf0000
  300. #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
  301. #define CONFIG_SYS_CSPR2_EXT (0xf)
  302. #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
  303. | CSPR_PORT_SIZE_8 \
  304. | CSPR_MSEL_GPCM \
  305. | CSPR_V)
  306. #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
  307. #define CONFIG_SYS_CSOR2 0x0
  308. /* CPLD Timing parameters for IFC CS2 */
  309. #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  310. FTIM0_GPCM_TEADC(0x0e) | \
  311. FTIM0_GPCM_TEAHC(0x0e))
  312. #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
  313. FTIM1_GPCM_TRAD(0x1f))
  314. #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
  315. FTIM2_GPCM_TCH(0x8) | \
  316. FTIM2_GPCM_TWP(0x1f))
  317. #define CONFIG_SYS_CS2_FTIM3 0x0
  318. #endif
  319. /* NAND Flash on IFC */
  320. #define CONFIG_NAND_FSL_IFC
  321. #define CONFIG_SYS_NAND_BASE 0xff800000
  322. #ifdef CONFIG_PHYS_64BIT
  323. #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
  324. #else
  325. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  326. #endif
  327. #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
  328. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  329. | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
  330. | CSPR_MSEL_NAND /* MSEL = NAND */ \
  331. | CSPR_V)
  332. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
  333. #if defined(CONFIG_TARGET_T1024RDB)
  334. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  335. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  336. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  337. | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
  338. | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
  339. | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
  340. | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
  341. #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
  342. #elif defined(CONFIG_TARGET_T1023RDB)
  343. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  344. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  345. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  346. | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
  347. | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
  348. | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
  349. | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
  350. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  351. #endif
  352. #define CONFIG_SYS_NAND_ONFI_DETECTION
  353. /* ONFI NAND Flash mode0 Timing Params */
  354. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
  355. FTIM0_NAND_TWP(0x18) | \
  356. FTIM0_NAND_TWCHT(0x07) | \
  357. FTIM0_NAND_TWH(0x0a))
  358. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
  359. FTIM1_NAND_TWBE(0x39) | \
  360. FTIM1_NAND_TRR(0x0e) | \
  361. FTIM1_NAND_TRP(0x18))
  362. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
  363. FTIM2_NAND_TREH(0x0a) | \
  364. FTIM2_NAND_TWHRE(0x1e))
  365. #define CONFIG_SYS_NAND_FTIM3 0x0
  366. #define CONFIG_SYS_NAND_DDR_LAW 11
  367. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  368. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  369. #define CONFIG_CMD_NAND
  370. #if defined(CONFIG_NAND)
  371. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
  372. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  373. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  374. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  375. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  376. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  377. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  378. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  379. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
  380. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
  381. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  382. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  383. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  384. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  385. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  386. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  387. #else
  388. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
  389. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
  390. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  391. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  392. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  393. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  394. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  395. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  396. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
  397. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
  398. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
  399. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
  400. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
  401. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
  402. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
  403. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
  404. #endif
  405. #ifdef CONFIG_SPL_BUILD
  406. #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
  407. #else
  408. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  409. #endif
  410. #if defined(CONFIG_RAMBOOT_PBL)
  411. #define CONFIG_SYS_RAMBOOT
  412. #endif
  413. #define CONFIG_BOARD_EARLY_INIT_R
  414. #define CONFIG_MISC_INIT_R
  415. #define CONFIG_HWCONFIG
  416. /* define to use L1 as initial stack */
  417. #define CONFIG_L1_INIT_RAM
  418. #define CONFIG_SYS_INIT_RAM_LOCK
  419. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  420. #ifdef CONFIG_PHYS_64BIT
  421. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  422. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
  423. /* The assembler doesn't like typecast */
  424. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  425. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  426. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  427. #else
  428. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
  429. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  430. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  431. #endif
  432. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  433. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  434. GENERATED_GBL_DATA_SIZE)
  435. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  436. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  437. #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
  438. /* Serial Port */
  439. #define CONFIG_CONS_INDEX 1
  440. #define CONFIG_SYS_NS16550_SERIAL
  441. #define CONFIG_SYS_NS16550_REG_SIZE 1
  442. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  443. #define CONFIG_SYS_BAUDRATE_TABLE \
  444. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  445. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  446. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  447. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  448. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  449. /* Video */
  450. #undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */
  451. #ifdef CONFIG_FSL_DIU_FB
  452. #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
  453. #define CONFIG_CMD_BMP
  454. #define CONFIG_VIDEO_LOGO
  455. #define CONFIG_VIDEO_BMP_LOGO
  456. #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
  457. /*
  458. * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
  459. * disable empty flash sector detection, which is I/O-intensive.
  460. */
  461. #undef CONFIG_SYS_FLASH_EMPTY_INFO
  462. #endif
  463. /* I2C */
  464. #define CONFIG_SYS_I2C
  465. #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
  466. #define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
  467. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  468. #define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */
  469. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  470. #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
  471. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
  472. #define I2C_PCA6408_BUS_NUM 1
  473. #define I2C_PCA6408_ADDR 0x20
  474. /* I2C bus multiplexer */
  475. #define I2C_MUX_CH_DEFAULT 0x8
  476. /*
  477. * RTC configuration
  478. */
  479. #define RTC
  480. #define CONFIG_RTC_DS1337 1
  481. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  482. /*
  483. * eSPI - Enhanced SPI
  484. */
  485. #define CONFIG_SPI_FLASH_BAR
  486. #define CONFIG_SF_DEFAULT_SPEED 10000000
  487. #define CONFIG_SF_DEFAULT_MODE 0
  488. /*
  489. * General PCIe
  490. * Memory space is mapped 1-1, but I/O space must start from 0.
  491. */
  492. #define CONFIG_PCIE1 /* PCIE controller 1 */
  493. #define CONFIG_PCIE2 /* PCIE controller 2 */
  494. #define CONFIG_PCIE3 /* PCIE controller 3 */
  495. #ifdef CONFIG_ARCH_T1040
  496. #define CONFIG_PCIE4 /* PCIE controller 4 */
  497. #endif
  498. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  499. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  500. #define CONFIG_PCI_INDIRECT_BRIDGE
  501. #ifdef CONFIG_PCI
  502. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  503. #ifdef CONFIG_PCIE1
  504. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  505. #ifdef CONFIG_PHYS_64BIT
  506. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  507. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  508. #else
  509. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  510. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
  511. #endif
  512. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
  513. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  514. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  515. #ifdef CONFIG_PHYS_64BIT
  516. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  517. #else
  518. #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
  519. #endif
  520. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  521. #endif
  522. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  523. #ifdef CONFIG_PCIE2
  524. #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
  525. #ifdef CONFIG_PHYS_64BIT
  526. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  527. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
  528. #else
  529. #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
  530. #define CONFIG_SYS_PCIE2_MEM_PHYS 0x90000000
  531. #endif
  532. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
  533. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  534. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  535. #ifdef CONFIG_PHYS_64BIT
  536. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  537. #else
  538. #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
  539. #endif
  540. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  541. #endif
  542. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  543. #ifdef CONFIG_PCIE3
  544. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
  545. #ifdef CONFIG_PHYS_64BIT
  546. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  547. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
  548. #else
  549. #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
  550. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
  551. #endif
  552. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
  553. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  554. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  555. #ifdef CONFIG_PHYS_64BIT
  556. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  557. #else
  558. #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
  559. #endif
  560. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  561. #endif
  562. /* controller 4, Base address 203000, to be removed */
  563. #ifdef CONFIG_PCIE4
  564. #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
  565. #ifdef CONFIG_PHYS_64BIT
  566. #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
  567. #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
  568. #else
  569. #define CONFIG_SYS_PCIE4_MEM_BUS 0xb0000000
  570. #define CONFIG_SYS_PCIE4_MEM_PHYS 0xb0000000
  571. #endif
  572. #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
  573. #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
  574. #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
  575. #ifdef CONFIG_PHYS_64BIT
  576. #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
  577. #else
  578. #define CONFIG_SYS_PCIE4_IO_PHYS 0xf8030000
  579. #endif
  580. #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
  581. #endif
  582. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  583. #define CONFIG_DOS_PARTITION
  584. #endif /* CONFIG_PCI */
  585. /*
  586. * USB
  587. */
  588. #define CONFIG_HAS_FSL_DR_USB
  589. #ifdef CONFIG_HAS_FSL_DR_USB
  590. #define CONFIG_USB_EHCI
  591. #define CONFIG_USB_EHCI_FSL
  592. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  593. #endif
  594. /*
  595. * SDHC
  596. */
  597. #ifdef CONFIG_MMC
  598. #define CONFIG_FSL_ESDHC
  599. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  600. #define CONFIG_GENERIC_MMC
  601. #define CONFIG_DOS_PARTITION
  602. #endif
  603. /* Qman/Bman */
  604. #ifndef CONFIG_NOBQFMAN
  605. #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
  606. #define CONFIG_SYS_BMAN_NUM_PORTALS 10
  607. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  608. #ifdef CONFIG_PHYS_64BIT
  609. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  610. #else
  611. #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
  612. #endif
  613. #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
  614. #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
  615. #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
  616. #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
  617. #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  618. #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
  619. CONFIG_SYS_BMAN_CENA_SIZE)
  620. #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  621. #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
  622. #define CONFIG_SYS_QMAN_NUM_PORTALS 10
  623. #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
  624. #ifdef CONFIG_PHYS_64BIT
  625. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
  626. #else
  627. #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
  628. #endif
  629. #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
  630. #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
  631. #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
  632. #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
  633. #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  634. #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
  635. CONFIG_SYS_QMAN_CENA_SIZE)
  636. #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  637. #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
  638. #define CONFIG_SYS_DPAA_FMAN
  639. #ifdef CONFIG_TARGET_T1024RDB
  640. #define CONFIG_QE
  641. #define CONFIG_U_QE
  642. #endif
  643. /* Default address of microcode for the Linux FMan driver */
  644. #if defined(CONFIG_SPIFLASH)
  645. /*
  646. * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
  647. * env, so we got 0x110000.
  648. */
  649. #define CONFIG_SYS_QE_FW_IN_SPIFLASH
  650. #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
  651. #define CONFIG_SYS_QE_FW_ADDR 0x130000
  652. #elif defined(CONFIG_SDCARD)
  653. /*
  654. * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
  655. * about 1MB (2048 blocks), Env is stored after the image, and the env size is
  656. * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
  657. */
  658. #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
  659. #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
  660. #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
  661. #elif defined(CONFIG_NAND)
  662. #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
  663. #if defined(CONFIG_TARGET_T1024RDB)
  664. #define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
  665. #define CONFIG_SYS_QE_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE)
  666. #elif defined(CONFIG_TARGET_T1023RDB)
  667. #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
  668. #define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE)
  669. #endif
  670. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  671. /*
  672. * Slave has no ucode locally, it can fetch this from remote. When implementing
  673. * in two corenet boards, slave's ucode could be stored in master's memory
  674. * space, the address can be mapped from slave TLB->slave LAW->
  675. * slave SRIO or PCIE outbound window->master inbound window->
  676. * master LAW->the ucode address in master's memory space.
  677. */
  678. #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
  679. #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
  680. #else
  681. #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
  682. #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
  683. #define CONFIG_SYS_QE_FW_ADDR 0xEFE00000
  684. #endif
  685. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  686. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  687. #endif /* CONFIG_NOBQFMAN */
  688. #ifdef CONFIG_SYS_DPAA_FMAN
  689. #define CONFIG_FMAN_ENET
  690. #define CONFIG_PHYLIB_10G
  691. #define CONFIG_PHY_REALTEK
  692. #define CONFIG_PHY_AQUANTIA
  693. #if defined(CONFIG_TARGET_T1024RDB)
  694. #define RGMII_PHY1_ADDR 0x2
  695. #define RGMII_PHY2_ADDR 0x6
  696. #define SGMII_AQR_PHY_ADDR 0x2
  697. #define FM1_10GEC1_PHY_ADDR 0x1
  698. #elif defined(CONFIG_TARGET_T1023RDB)
  699. #define RGMII_PHY1_ADDR 0x1
  700. #define SGMII_RTK_PHY_ADDR 0x3
  701. #define SGMII_AQR_PHY_ADDR 0x2
  702. #endif
  703. #endif
  704. #ifdef CONFIG_FMAN_ENET
  705. #define CONFIG_MII /* MII PHY management */
  706. #define CONFIG_ETHPRIME "FM1@DTSEC4"
  707. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  708. #endif
  709. /*
  710. * Dynamic MTD Partition support with mtdparts
  711. */
  712. #ifndef CONFIG_SYS_NO_FLASH
  713. #define CONFIG_MTD_DEVICE
  714. #define CONFIG_MTD_PARTITIONS
  715. #define CONFIG_CMD_MTDPARTS
  716. #define CONFIG_FLASH_CFI_MTD
  717. #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
  718. "spi0=spife110000.1"
  719. #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
  720. "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
  721. "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \
  722. "1m(uboot),5m(kernel),128k(dtb),-(user)"
  723. #endif
  724. /*
  725. * Environment
  726. */
  727. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  728. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  729. /*
  730. * Command line configuration.
  731. */
  732. #define CONFIG_CMD_DATE
  733. #define CONFIG_CMD_EEPROM
  734. #define CONFIG_CMD_ERRATA
  735. #define CONFIG_CMD_IRQ
  736. #define CONFIG_CMD_REGINFO
  737. #ifdef CONFIG_PCI
  738. #define CONFIG_CMD_PCI
  739. #endif
  740. /*
  741. * Miscellaneous configurable options
  742. */
  743. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  744. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  745. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  746. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  747. #ifdef CONFIG_CMD_KGDB
  748. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  749. #else
  750. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  751. #endif
  752. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  753. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  754. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  755. /*
  756. * For booting Linux, the board info and command line data
  757. * have to be in the first 64 MB of memory, since this is
  758. * the maximum mapped by the Linux kernel during initialization.
  759. */
  760. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
  761. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  762. #ifdef CONFIG_CMD_KGDB
  763. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  764. #endif
  765. /*
  766. * Environment Configuration
  767. */
  768. #define CONFIG_ROOTPATH "/opt/nfsroot"
  769. #define CONFIG_BOOTFILE "uImage"
  770. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  771. #define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */
  772. #define CONFIG_BAUDRATE 115200
  773. #define __USB_PHY_TYPE utmi
  774. #ifdef CONFIG_ARCH_T1024
  775. #define CONFIG_BOARDNAME t1024rdb
  776. #define BANK_INTLV cs0_cs1
  777. #else
  778. #define CONFIG_BOARDNAME t1023rdb
  779. #define BANK_INTLV null
  780. #endif
  781. #define CONFIG_EXTRA_ENV_SETTINGS \
  782. "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
  783. "bank_intlv=" __stringify(BANK_INTLV) "\0" \
  784. "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
  785. "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
  786. "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \
  787. __stringify(CONFIG_BOARDNAME) ".dtb\0" \
  788. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  789. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  790. "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
  791. "netdev=eth0\0" \
  792. "tftpflash=tftpboot $loadaddr $uboot && " \
  793. "protect off $ubootaddr +$filesize && " \
  794. "erase $ubootaddr +$filesize && " \
  795. "cp.b $loadaddr $ubootaddr $filesize && " \
  796. "protect on $ubootaddr +$filesize && " \
  797. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  798. "consoledev=ttyS0\0" \
  799. "ramdiskaddr=2000000\0" \
  800. "fdtaddr=1e00000\0" \
  801. "bdev=sda3\0"
  802. #define CONFIG_LINUX \
  803. "setenv bootargs root=/dev/ram rw " \
  804. "console=$consoledev,$baudrate $othbootargs;" \
  805. "setenv ramdiskaddr 0x02000000;" \
  806. "setenv fdtaddr 0x00c00000;" \
  807. "setenv loadaddr 0x1000000;" \
  808. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  809. #define CONFIG_NFSBOOTCOMMAND \
  810. "setenv bootargs root=/dev/nfs rw " \
  811. "nfsroot=$serverip:$rootpath " \
  812. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  813. "console=$consoledev,$baudrate $othbootargs;" \
  814. "tftp $loadaddr $bootfile;" \
  815. "tftp $fdtaddr $fdtfile;" \
  816. "bootm $loadaddr - $fdtaddr"
  817. #define CONFIG_BOOTCOMMAND CONFIG_LINUX
  818. /* Hash command with SHA acceleration supported in hardware */
  819. #ifdef CONFIG_FSL_CAAM
  820. #define CONFIG_CMD_HASH
  821. #define CONFIG_SHA_HW_ACCEL
  822. #endif
  823. #include <asm/fsl_secure_boot.h>
  824. #endif /* __T1024RDB_H */