T102xQDS.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * T1024/T1023 QDS board configuration file
  8. */
  9. #ifndef __T1024QDS_H
  10. #define __T1024QDS_H
  11. /* High Level Configuration Options */
  12. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  13. #define CONFIG_MP /* support multiple processors */
  14. #define CONFIG_ENABLE_36BIT_PHYS
  15. #ifdef CONFIG_PHYS_64BIT
  16. #define CONFIG_ADDR_MAP 1
  17. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  18. #endif
  19. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  20. #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
  21. #define CONFIG_FSL_IFC /* Enable IFC Support */
  22. #define CONFIG_ENV_OVERWRITE
  23. #define CONFIG_DEEP_SLEEP
  24. #if defined(CONFIG_DEEP_SLEEP)
  25. #define CONFIG_BOARD_EARLY_INIT_F
  26. #endif
  27. #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
  28. #ifdef CONFIG_RAMBOOT_PBL
  29. #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xqds/t1024_pbi.cfg
  30. #define CONFIG_SPL_FLUSH_IMAGE
  31. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  32. #define CONFIG_SYS_TEXT_BASE 0x00201000
  33. #define CONFIG_SPL_TEXT_BASE 0xFFFD8000
  34. #define CONFIG_SPL_PAD_TO 0x40000
  35. #define CONFIG_SPL_MAX_SIZE 0x28000
  36. #define RESET_VECTOR_OFFSET 0x27FFC
  37. #define BOOT_PAGE_OFFSET 0x27000
  38. #ifdef CONFIG_SPL_BUILD
  39. #define CONFIG_SPL_SKIP_RELOCATE
  40. #define CONFIG_SPL_COMMON_INIT_DDR
  41. #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
  42. #define CONFIG_SYS_NO_FLASH
  43. #endif
  44. #ifdef CONFIG_NAND
  45. #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
  46. #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
  47. #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
  48. #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
  49. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
  50. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_nand_rcw.cfg
  51. #define CONFIG_SPL_NAND_BOOT
  52. #endif
  53. #ifdef CONFIG_SPIFLASH
  54. #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
  55. #define CONFIG_SPL_SPI_FLASH_MINIMAL
  56. #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
  57. #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
  58. #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
  59. #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
  60. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
  61. #ifndef CONFIG_SPL_BUILD
  62. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  63. #endif
  64. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_spi_rcw.cfg
  65. #define CONFIG_SPL_SPI_BOOT
  66. #endif
  67. #ifdef CONFIG_SDCARD
  68. #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
  69. #define CONFIG_SPL_MMC_MINIMAL
  70. #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
  71. #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
  72. #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
  73. #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
  74. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
  75. #ifndef CONFIG_SPL_BUILD
  76. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  77. #endif
  78. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_sd_rcw.cfg
  79. #define CONFIG_SPL_MMC_BOOT
  80. #endif
  81. #endif /* CONFIG_RAMBOOT_PBL */
  82. #ifndef CONFIG_SYS_TEXT_BASE
  83. #define CONFIG_SYS_TEXT_BASE 0xeff40000
  84. #endif
  85. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  86. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  87. #endif
  88. #ifndef CONFIG_SYS_NO_FLASH
  89. #define CONFIG_FLASH_CFI_DRIVER
  90. #define CONFIG_SYS_FLASH_CFI
  91. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  92. #endif
  93. /* PCIe Boot - Master */
  94. #define CONFIG_SRIO_PCIE_BOOT_MASTER
  95. /*
  96. * for slave u-boot IMAGE instored in master memory space,
  97. * PHYS must be aligned based on the SIZE
  98. */
  99. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
  100. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
  101. #ifdef CONFIG_PHYS_64BIT
  102. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
  103. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
  104. #else
  105. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
  106. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
  107. #endif
  108. /*
  109. * for slave UCODE and ENV instored in master memory space,
  110. * PHYS must be aligned based on the SIZE
  111. */
  112. #ifdef CONFIG_PHYS_64BIT
  113. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
  114. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
  115. #else
  116. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
  117. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
  118. #endif
  119. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
  120. /* slave core release by master*/
  121. #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
  122. #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
  123. /* PCIe Boot - Slave */
  124. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  125. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
  126. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
  127. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
  128. /* Set 1M boot space for PCIe boot */
  129. #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
  130. #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
  131. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
  132. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  133. #define CONFIG_SYS_NO_FLASH
  134. #endif
  135. #if defined(CONFIG_SPIFLASH)
  136. #define CONFIG_SYS_EXTRA_ENV_RELOC
  137. #define CONFIG_ENV_IS_IN_SPI_FLASH
  138. #define CONFIG_ENV_SPI_BUS 0
  139. #define CONFIG_ENV_SPI_CS 0
  140. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  141. #define CONFIG_ENV_SPI_MODE 0
  142. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  143. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  144. #define CONFIG_ENV_SECT_SIZE 0x10000
  145. #elif defined(CONFIG_SDCARD)
  146. #define CONFIG_SYS_EXTRA_ENV_RELOC
  147. #define CONFIG_ENV_IS_IN_MMC
  148. #define CONFIG_SYS_MMC_ENV_DEV 0
  149. #define CONFIG_ENV_SIZE 0x2000
  150. #define CONFIG_ENV_OFFSET (512 * 0x800)
  151. #elif defined(CONFIG_NAND)
  152. #define CONFIG_SYS_EXTRA_ENV_RELOC
  153. #define CONFIG_ENV_IS_IN_NAND
  154. #define CONFIG_ENV_SIZE 0x2000
  155. #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
  156. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  157. #define CONFIG_ENV_IS_IN_REMOTE
  158. #define CONFIG_ENV_ADDR 0xffe20000
  159. #define CONFIG_ENV_SIZE 0x2000
  160. #elif defined(CONFIG_ENV_IS_NOWHERE)
  161. #define CONFIG_ENV_SIZE 0x2000
  162. #else
  163. #define CONFIG_ENV_IS_IN_FLASH
  164. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  165. #define CONFIG_ENV_SIZE 0x2000
  166. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  167. #endif
  168. #ifndef __ASSEMBLY__
  169. unsigned long get_board_sys_clk(void);
  170. unsigned long get_board_ddr_clk(void);
  171. #endif
  172. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
  173. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
  174. /*
  175. * These can be toggled for performance analysis, otherwise use default.
  176. */
  177. #define CONFIG_SYS_CACHE_STASHING
  178. #define CONFIG_BACKSIDE_L2_CACHE
  179. #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
  180. #define CONFIG_BTB /* toggle branch predition */
  181. #define CONFIG_DDR_ECC
  182. #ifdef CONFIG_DDR_ECC
  183. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  184. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  185. #endif
  186. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  187. #define CONFIG_SYS_MEMTEST_END 0x00400000
  188. #define CONFIG_SYS_ALT_MEMTEST
  189. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  190. /*
  191. * Config the L3 Cache as L3 SRAM
  192. */
  193. #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
  194. #define CONFIG_SYS_L3_SIZE (256 << 10)
  195. #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
  196. #ifdef CONFIG_RAMBOOT_PBL
  197. #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
  198. #endif
  199. #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
  200. #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
  201. #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
  202. #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
  203. #ifdef CONFIG_PHYS_64BIT
  204. #define CONFIG_SYS_DCSRBAR 0xf0000000
  205. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  206. #endif
  207. /* EEPROM */
  208. #define CONFIG_ID_EEPROM
  209. #define CONFIG_SYS_I2C_EEPROM_NXID
  210. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  211. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  212. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  213. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  214. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  215. /*
  216. * DDR Setup
  217. */
  218. #define CONFIG_VERY_BIG_RAM
  219. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  220. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  221. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  222. #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
  223. #define CONFIG_DDR_SPD
  224. #define CONFIG_SYS_SPD_BUS_NUM 0
  225. #define SPD_EEPROM_ADDRESS 0x51
  226. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  227. /*
  228. * IFC Definitions
  229. */
  230. #define CONFIG_SYS_FLASH_BASE 0xe0000000
  231. #ifdef CONFIG_PHYS_64BIT
  232. #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
  233. #else
  234. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  235. #endif
  236. #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
  237. #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
  238. + 0x8000000) | \
  239. CSPR_PORT_SIZE_16 | \
  240. CSPR_MSEL_NOR | \
  241. CSPR_V)
  242. #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
  243. #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  244. CSPR_PORT_SIZE_16 | \
  245. CSPR_MSEL_NOR | \
  246. CSPR_V)
  247. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
  248. /* NOR Flash Timing Params */
  249. #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
  250. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
  251. FTIM0_NOR_TEADC(0x5) | \
  252. FTIM0_NOR_TEAHC(0x5))
  253. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
  254. FTIM1_NOR_TRAD_NOR(0x1A) |\
  255. FTIM1_NOR_TSEQRAD_NOR(0x13))
  256. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
  257. FTIM2_NOR_TCH(0x4) | \
  258. FTIM2_NOR_TWPH(0x0E) | \
  259. FTIM2_NOR_TWP(0x1c))
  260. #define CONFIG_SYS_NOR_FTIM3 0x0
  261. #define CONFIG_SYS_FLASH_QUIET_TEST
  262. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  263. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  264. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  265. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  266. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  267. #define CONFIG_SYS_FLASH_EMPTY_INFO
  268. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
  269. + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  270. #define CONFIG_FSL_QIXIS /* use common QIXIS code */
  271. #define QIXIS_BASE 0xffdf0000
  272. #ifdef CONFIG_PHYS_64BIT
  273. #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
  274. #else
  275. #define QIXIS_BASE_PHYS QIXIS_BASE
  276. #endif
  277. #define QIXIS_LBMAP_SWITCH 0x06
  278. #define QIXIS_LBMAP_MASK 0x0f
  279. #define QIXIS_LBMAP_SHIFT 0
  280. #define QIXIS_LBMAP_DFLTBANK 0x00
  281. #define QIXIS_LBMAP_ALTBANK 0x04
  282. #define QIXIS_RST_CTL_RESET 0x31
  283. #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
  284. #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
  285. #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
  286. #define QIXIS_RST_FORCE_MEM 0x01
  287. #define CONFIG_SYS_CSPR3_EXT (0xf)
  288. #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
  289. | CSPR_PORT_SIZE_8 \
  290. | CSPR_MSEL_GPCM \
  291. | CSPR_V)
  292. #define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
  293. #define CONFIG_SYS_CSOR3 0x0
  294. /* QIXIS Timing parameters for IFC CS3 */
  295. #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  296. FTIM0_GPCM_TEADC(0x0e) | \
  297. FTIM0_GPCM_TEAHC(0x0e))
  298. #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
  299. FTIM1_GPCM_TRAD(0x3f))
  300. #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
  301. FTIM2_GPCM_TCH(0x8) | \
  302. FTIM2_GPCM_TWP(0x1f))
  303. #define CONFIG_SYS_CS3_FTIM3 0x0
  304. #define CONFIG_NAND_FSL_IFC
  305. #define CONFIG_SYS_NAND_BASE 0xff800000
  306. #ifdef CONFIG_PHYS_64BIT
  307. #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
  308. #else
  309. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  310. #endif
  311. #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
  312. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  313. | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
  314. | CSPR_MSEL_NAND /* MSEL = NAND */ \
  315. | CSPR_V)
  316. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
  317. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  318. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  319. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  320. | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
  321. | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
  322. | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
  323. | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
  324. #define CONFIG_SYS_NAND_ONFI_DETECTION
  325. /* ONFI NAND Flash mode0 Timing Params */
  326. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
  327. FTIM0_NAND_TWP(0x18) | \
  328. FTIM0_NAND_TWCHT(0x07) | \
  329. FTIM0_NAND_TWH(0x0a))
  330. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
  331. FTIM1_NAND_TWBE(0x39) | \
  332. FTIM1_NAND_TRR(0x0e) | \
  333. FTIM1_NAND_TRP(0x18))
  334. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
  335. FTIM2_NAND_TREH(0x0a) | \
  336. FTIM2_NAND_TWHRE(0x1e))
  337. #define CONFIG_SYS_NAND_FTIM3 0x0
  338. #define CONFIG_SYS_NAND_DDR_LAW 11
  339. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  340. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  341. #define CONFIG_CMD_NAND
  342. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  343. #if defined(CONFIG_NAND)
  344. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
  345. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  346. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  347. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  348. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  349. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  350. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  351. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  352. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
  353. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
  354. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  355. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  356. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  357. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  358. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  359. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  360. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
  361. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
  362. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
  363. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
  364. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
  365. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
  366. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
  367. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
  368. #else
  369. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
  370. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
  371. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  372. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  373. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  374. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  375. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  376. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  377. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
  378. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
  379. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  380. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  381. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  382. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  383. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  384. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  385. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
  386. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
  387. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
  388. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
  389. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
  390. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
  391. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
  392. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
  393. #endif
  394. #ifdef CONFIG_SPL_BUILD
  395. #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
  396. #else
  397. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  398. #endif
  399. #if defined(CONFIG_RAMBOOT_PBL)
  400. #define CONFIG_SYS_RAMBOOT
  401. #endif
  402. #define CONFIG_BOARD_EARLY_INIT_R
  403. #define CONFIG_MISC_INIT_R
  404. #define CONFIG_HWCONFIG
  405. /* define to use L1 as initial stack */
  406. #define CONFIG_L1_INIT_RAM
  407. #define CONFIG_SYS_INIT_RAM_LOCK
  408. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  409. #ifdef CONFIG_PHYS_64BIT
  410. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  411. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
  412. /* The assembler doesn't like typecast */
  413. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  414. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  415. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  416. #else
  417. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
  418. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  419. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  420. #endif
  421. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  422. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  423. GENERATED_GBL_DATA_SIZE)
  424. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  425. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  426. #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
  427. /* Serial Port */
  428. #define CONFIG_CONS_INDEX 1
  429. #define CONFIG_SYS_NS16550_SERIAL
  430. #define CONFIG_SYS_NS16550_REG_SIZE 1
  431. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  432. #define CONFIG_SYS_BAUDRATE_TABLE \
  433. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  434. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  435. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  436. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  437. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  438. /* Video */
  439. #ifdef CONFIG_ARCH_T1024 /* no DIU on T1023 */
  440. #define CONFIG_FSL_DIU_FB
  441. #ifdef CONFIG_FSL_DIU_FB
  442. #define CONFIG_FSL_DIU_CH7301
  443. #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
  444. #define CONFIG_CMD_BMP
  445. #define CONFIG_VIDEO_LOGO
  446. #define CONFIG_VIDEO_BMP_LOGO
  447. #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
  448. /*
  449. * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
  450. * disable empty flash sector detection, which is I/O-intensive.
  451. */
  452. #undef CONFIG_SYS_FLASH_EMPTY_INFO
  453. #endif
  454. #endif
  455. /* I2C */
  456. #define CONFIG_SYS_I2C
  457. #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
  458. #define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
  459. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  460. #define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */
  461. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  462. #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
  463. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
  464. #define I2C_MUX_PCA_ADDR 0x77
  465. #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
  466. #define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
  467. #define I2C_RETIMER_ADDR 0x18
  468. /* I2C bus multiplexer */
  469. #define I2C_MUX_CH_DEFAULT 0x8
  470. #define I2C_MUX_CH_DIU 0xC
  471. #define I2C_MUX_CH5 0xD
  472. #define I2C_MUX_CH7 0xF
  473. /* LDI/DVI Encoder for display */
  474. #define CONFIG_SYS_I2C_LDI_ADDR 0x38
  475. #define CONFIG_SYS_I2C_DVI_ADDR 0x75
  476. /*
  477. * RTC configuration
  478. */
  479. #define RTC
  480. #define CONFIG_RTC_DS3231 1
  481. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  482. /*
  483. * eSPI - Enhanced SPI
  484. */
  485. #ifndef CONFIG_SPL_BUILD
  486. #endif
  487. #define CONFIG_SPI_FLASH_BAR
  488. #define CONFIG_SF_DEFAULT_SPEED 10000000
  489. #define CONFIG_SF_DEFAULT_MODE 0
  490. /*
  491. * General PCIe
  492. * Memory space is mapped 1-1, but I/O space must start from 0.
  493. */
  494. #define CONFIG_PCIE1 /* PCIE controller 1 */
  495. #define CONFIG_PCIE2 /* PCIE controller 2 */
  496. #define CONFIG_PCIE3 /* PCIE controller 3 */
  497. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  498. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  499. #define CONFIG_PCI_INDIRECT_BRIDGE
  500. #ifdef CONFIG_PCI
  501. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  502. #ifdef CONFIG_PCIE1
  503. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  504. #ifdef CONFIG_PHYS_64BIT
  505. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  506. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  507. #else
  508. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  509. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
  510. #endif
  511. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
  512. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  513. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  514. #ifdef CONFIG_PHYS_64BIT
  515. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  516. #else
  517. #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
  518. #endif
  519. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  520. #endif
  521. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  522. #ifdef CONFIG_PCIE2
  523. #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
  524. #ifdef CONFIG_PHYS_64BIT
  525. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  526. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
  527. #else
  528. #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
  529. #define CONFIG_SYS_PCIE2_MEM_PHYS 0x90000000
  530. #endif
  531. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
  532. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  533. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  534. #ifdef CONFIG_PHYS_64BIT
  535. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  536. #else
  537. #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
  538. #endif
  539. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  540. #endif
  541. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  542. #ifdef CONFIG_PCIE3
  543. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
  544. #ifdef CONFIG_PHYS_64BIT
  545. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  546. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
  547. #else
  548. #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
  549. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
  550. #endif
  551. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
  552. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  553. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  554. #ifdef CONFIG_PHYS_64BIT
  555. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  556. #else
  557. #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
  558. #endif
  559. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  560. #endif
  561. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  562. #define CONFIG_DOS_PARTITION
  563. #endif /* CONFIG_PCI */
  564. /*
  565. *SATA
  566. */
  567. #define CONFIG_FSL_SATA_V2
  568. #ifdef CONFIG_FSL_SATA_V2
  569. #define CONFIG_LIBATA
  570. #define CONFIG_FSL_SATA
  571. #define CONFIG_SYS_SATA_MAX_DEVICE 1
  572. #define CONFIG_SATA1
  573. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  574. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  575. #define CONFIG_LBA48
  576. #define CONFIG_CMD_SATA
  577. #define CONFIG_DOS_PARTITION
  578. #endif
  579. /*
  580. * USB
  581. */
  582. #define CONFIG_HAS_FSL_DR_USB
  583. #ifdef CONFIG_HAS_FSL_DR_USB
  584. #define CONFIG_USB_EHCI
  585. #define CONFIG_USB_EHCI_FSL
  586. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  587. #endif
  588. /*
  589. * SDHC
  590. */
  591. #ifdef CONFIG_MMC
  592. #define CONFIG_FSL_ESDHC
  593. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  594. #define CONFIG_GENERIC_MMC
  595. #define CONFIG_DOS_PARTITION
  596. #endif
  597. /* Qman/Bman */
  598. #ifndef CONFIG_NOBQFMAN
  599. #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
  600. #define CONFIG_SYS_BMAN_NUM_PORTALS 10
  601. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  602. #ifdef CONFIG_PHYS_64BIT
  603. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  604. #else
  605. #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
  606. #endif
  607. #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
  608. #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
  609. #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
  610. #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
  611. #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  612. #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
  613. CONFIG_SYS_BMAN_CENA_SIZE)
  614. #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  615. #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
  616. #define CONFIG_SYS_QMAN_NUM_PORTALS 10
  617. #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
  618. #ifdef CONFIG_PHYS_64BIT
  619. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
  620. #else
  621. #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
  622. #endif
  623. #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
  624. #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
  625. #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
  626. #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
  627. #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  628. #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
  629. CONFIG_SYS_QMAN_CENA_SIZE)
  630. #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  631. #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
  632. #define CONFIG_SYS_DPAA_FMAN
  633. #define CONFIG_QE
  634. #define CONFIG_U_QE
  635. /* Default address of microcode for the Linux FMan driver */
  636. #if defined(CONFIG_SPIFLASH)
  637. /*
  638. * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
  639. * env, so we got 0x110000.
  640. */
  641. #define CONFIG_SYS_QE_FW_IN_SPIFLASH
  642. #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
  643. #define CONFIG_SYS_QE_FW_ADDR 0x130000
  644. #elif defined(CONFIG_SDCARD)
  645. /*
  646. * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
  647. * about 1MB (2048 blocks), Env is stored after the image, and the env size is
  648. * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
  649. */
  650. #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
  651. #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
  652. #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
  653. #elif defined(CONFIG_NAND)
  654. #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
  655. #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
  656. #define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE)
  657. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  658. /*
  659. * Slave has no ucode locally, it can fetch this from remote. When implementing
  660. * in two corenet boards, slave's ucode could be stored in master's memory
  661. * space, the address can be mapped from slave TLB->slave LAW->
  662. * slave SRIO or PCIE outbound window->master inbound window->
  663. * master LAW->the ucode address in master's memory space.
  664. */
  665. #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
  666. #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
  667. #else
  668. #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
  669. #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
  670. #define CONFIG_SYS_QE_FW_ADDR 0xEFE00000
  671. #endif
  672. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  673. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  674. #endif /* CONFIG_NOBQFMAN */
  675. #ifdef CONFIG_SYS_DPAA_FMAN
  676. #define CONFIG_FMAN_ENET
  677. #define CONFIG_PHYLIB_10G
  678. #define CONFIG_PHY_VITESSE
  679. #define CONFIG_PHY_REALTEK
  680. #define CONFIG_PHY_TERANETICS
  681. #define RGMII_PHY1_ADDR 0x1
  682. #define RGMII_PHY2_ADDR 0x2
  683. #define SGMII_CARD_AQ_PHY_ADDR_S3 0x3
  684. #define SGMII_CARD_AQ_PHY_ADDR_S4 0x4
  685. #define SGMII_CARD_AQ_PHY_ADDR_S5 0x5
  686. #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
  687. #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
  688. #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
  689. #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
  690. #endif
  691. #ifdef CONFIG_FMAN_ENET
  692. #define CONFIG_MII /* MII PHY management */
  693. #define CONFIG_ETHPRIME "FM1@DTSEC4"
  694. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  695. #endif
  696. /*
  697. * Dynamic MTD Partition support with mtdparts
  698. */
  699. #ifndef CONFIG_SYS_NO_FLASH
  700. #define CONFIG_MTD_DEVICE
  701. #define CONFIG_MTD_PARTITIONS
  702. #define CONFIG_CMD_MTDPARTS
  703. #define CONFIG_FLASH_CFI_MTD
  704. #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
  705. "spi0=spife110000.0"
  706. #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
  707. "128k(dtb),96m(fs),-(user);"\
  708. "fff800000.flash:2m(uboot),9m(kernel),"\
  709. "128k(dtb),96m(fs),-(user);spife110000.0:" \
  710. "2m(uboot),9m(kernel),128k(dtb),-(user)"
  711. #endif
  712. /*
  713. * Environment
  714. */
  715. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  716. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  717. /*
  718. * Command line configuration.
  719. */
  720. #define CONFIG_CMD_DATE
  721. #define CONFIG_CMD_EEPROM
  722. #define CONFIG_CMD_ERRATA
  723. #define CONFIG_CMD_IRQ
  724. #define CONFIG_CMD_REGINFO
  725. #ifdef CONFIG_PCI
  726. #define CONFIG_CMD_PCI
  727. #endif
  728. /*
  729. * Miscellaneous configurable options
  730. */
  731. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  732. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  733. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  734. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  735. #ifdef CONFIG_CMD_KGDB
  736. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  737. #else
  738. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  739. #endif
  740. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  741. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  742. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  743. /*
  744. * For booting Linux, the board info and command line data
  745. * have to be in the first 64 MB of memory, since this is
  746. * the maximum mapped by the Linux kernel during initialization.
  747. */
  748. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
  749. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  750. #ifdef CONFIG_CMD_KGDB
  751. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  752. #endif
  753. /*
  754. * Environment Configuration
  755. */
  756. #define CONFIG_ROOTPATH "/opt/nfsroot"
  757. #define CONFIG_BOOTFILE "uImage"
  758. #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
  759. #define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */
  760. #define CONFIG_BAUDRATE 115200
  761. #define __USB_PHY_TYPE utmi
  762. #define CONFIG_EXTRA_ENV_SETTINGS \
  763. "hwconfig=fsl_ddr:ctlr_intlv=cacheline,bank_intlv=cs0_cs1;\0" \
  764. "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
  765. "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
  766. "ramdiskfile=t1024qds/ramdisk.uboot\0" \
  767. "fdtfile=t1024qds/t1024qds.dtb\0" \
  768. "netdev=eth0\0" \
  769. "video-mode=fslfb:1024x768-32@60,monitor=dvi\0" \
  770. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  771. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  772. "tftpflash=tftpboot $loadaddr $uboot && " \
  773. "protect off $ubootaddr +$filesize && " \
  774. "erase $ubootaddr +$filesize && " \
  775. "cp.b $loadaddr $ubootaddr $filesize && " \
  776. "protect on $ubootaddr +$filesize && " \
  777. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  778. "consoledev=ttyS0\0" \
  779. "ramdiskaddr=2000000\0" \
  780. "fdtaddr=d00000\0" \
  781. "bdev=sda3\0"
  782. #define CONFIG_LINUX \
  783. "setenv bootargs root=/dev/ram rw " \
  784. "console=$consoledev,$baudrate $othbootargs;" \
  785. "setenv ramdiskaddr 0x02000000;" \
  786. "setenv fdtaddr 0x00c00000;" \
  787. "setenv loadaddr 0x1000000;" \
  788. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  789. #define CONFIG_NFSBOOTCOMMAND \
  790. "setenv bootargs root=/dev/nfs rw " \
  791. "nfsroot=$serverip:$rootpath " \
  792. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  793. "console=$consoledev,$baudrate $othbootargs;" \
  794. "tftp $loadaddr $bootfile;" \
  795. "tftp $fdtaddr $fdtfile;" \
  796. "bootm $loadaddr - $fdtaddr"
  797. #define CONFIG_BOOTCOMMAND CONFIG_LINUX
  798. /* Hash command with SHA acceleration supported in hardware */
  799. #ifdef CONFIG_FSL_CAAM
  800. #define CONFIG_CMD_HASH
  801. #define CONFIG_SHA_HW_ACCEL
  802. #endif
  803. #include <asm/fsl_secure_boot.h>
  804. #endif /* __T1024QDS_H */