PMC440.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Matthias Fuchs, esd gmbh, matthias.fuchs@esd-electronics.com.
  4. * Based on the sequoia configuration file.
  5. *
  6. * (C) Copyright 2006-2007
  7. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  8. *
  9. * (C) Copyright 2006
  10. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  11. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  12. *
  13. * SPDX-License-Identifier: GPL-2.0+
  14. */
  15. /************************************************************************
  16. * PMC440.h - configuration for esd PMC440 boards
  17. ***********************************************************************/
  18. #ifndef __CONFIG_H
  19. #define __CONFIG_H
  20. /*-----------------------------------------------------------------------
  21. * High Level Configuration Options
  22. *----------------------------------------------------------------------*/
  23. #define CONFIG_440EPX 1 /* Specific PPC440EPx */
  24. #define CONFIG_440 1 /* ... PPC440 family */
  25. #ifndef CONFIG_SYS_TEXT_BASE
  26. #define CONFIG_SYS_TEXT_BASE 0xFFF90000
  27. #endif
  28. #define CONFIG_SYS_CLK_FREQ 33333400
  29. #if 0 /* temporary disabled because OS/9 does not like dcache on startup */
  30. #define CONFIG_4xx_DCACHE /* enable dcache */
  31. #endif
  32. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  33. #define CONFIG_MISC_INIT_F 1
  34. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  35. #define CONFIG_BOARD_TYPES 1 /* support board types */
  36. /*-----------------------------------------------------------------------
  37. * Base addresses -- Note these are effective addresses where the
  38. * actual resources get mapped (not physical addresses)
  39. *----------------------------------------------------------------------*/
  40. #define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
  41. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 256 kB for malloc() */
  42. #define CONFIG_PRAM 0 /* use pram variable to overwrite */
  43. #define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
  44. #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  45. #define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */
  46. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  47. #define CONFIG_SYS_NAND_ADDR 0xd0000000 /* NAND Flash */
  48. #define CONFIG_SYS_OCM_BASE 0xe0010000 /* ocm */
  49. #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_OCM_BASE
  50. #define CONFIG_SYS_PCI_BASE 0xe0000000 /* Internal PCI regs */
  51. #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  52. #define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
  53. #define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
  54. #define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
  55. #define CONFIG_SYS_PCI_MEMSIZE 0x80000000 /* 2GB! */
  56. #define CONFIG_SYS_USB2D0_BASE 0xe0000100
  57. #define CONFIG_SYS_USB_DEVICE 0xe0000000
  58. #define CONFIG_SYS_USB_HOST 0xe0000400
  59. #define CONFIG_SYS_FPGA_BASE0 0xef000000 /* 32 bit */
  60. #define CONFIG_SYS_FPGA_BASE1 0xef100000 /* 16 bit */
  61. #define CONFIG_SYS_RESET_BASE 0xef200000
  62. /*-----------------------------------------------------------------------
  63. * Initial RAM & stack pointer
  64. *----------------------------------------------------------------------*/
  65. /* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
  66. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
  67. #define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
  68. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  69. #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
  70. /*-----------------------------------------------------------------------
  71. * Serial Port
  72. *----------------------------------------------------------------------*/
  73. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  74. #define CONFIG_SYS_NS16550_SERIAL
  75. #define CONFIG_SYS_NS16550_REG_SIZE 1
  76. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  77. #undef CONFIG_SYS_EXT_SERIAL_CLOCK
  78. #define CONFIG_BAUDRATE 115200
  79. #define CONFIG_SYS_BAUDRATE_TABLE \
  80. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  81. /*-----------------------------------------------------------------------
  82. * Environment
  83. *----------------------------------------------------------------------*/
  84. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use FLASH for environment vars */
  85. /*-----------------------------------------------------------------------
  86. * RTC
  87. *----------------------------------------------------------------------*/
  88. #define CONFIG_RTC_RX8025
  89. /*-----------------------------------------------------------------------
  90. * FLASH related
  91. *----------------------------------------------------------------------*/
  92. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  93. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  94. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  95. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  96. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  97. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  98. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  99. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  100. #define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */
  101. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  102. #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  103. #ifdef CONFIG_ENV_IS_IN_FLASH
  104. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  105. #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
  106. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  107. /* Address and size of Redundant Environment Sector */
  108. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  109. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  110. #endif
  111. #ifdef CONFIG_ENV_IS_IN_EEPROM
  112. #define CONFIG_I2C_ENV_EEPROM_BUS 0
  113. #define CONFIG_ENV_OFFSET 0 /* environment starts at the beginning of the EEPROM */
  114. #define CONFIG_ENV_SIZE 0x1000 /* 4096 bytes may be used for env vars */
  115. #endif
  116. /*-----------------------------------------------------------------------
  117. * DDR SDRAM
  118. *----------------------------------------------------------------------*/
  119. #define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
  120. #define CONFIG_SYS_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */
  121. /* 440EPx errata CHIP 11 */
  122. /*-----------------------------------------------------------------------
  123. * I2C
  124. *----------------------------------------------------------------------*/
  125. #define CONFIG_SYS_I2C
  126. #define CONFIG_SYS_I2C_PPC4XX
  127. #define CONFIG_SYS_I2C_PPC4XX_CH0
  128. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
  129. #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
  130. #define CONFIG_SYS_I2C_PPC4XX_CH1
  131. #define CONFIG_SYS_I2C_PPC4XX_SPEED_1 400000
  132. #define CONFIG_SYS_I2C_PPC4XX_SLAVE_1 0x7F
  133. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
  134. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  135. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
  136. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  137. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x01
  138. #define CONFIG_SYS_EEPROM_WREN 1
  139. #define CONFIG_SYS_I2C_BOOT_EEPROM_ADDR 0x52
  140. /*
  141. * standard dtt sensor configuration - bottom bit will determine local or
  142. * remote sensor of the TMP401
  143. */
  144. #define CONFIG_DTT_SENSORS { 0, 1 }
  145. /*
  146. * The PMC440 uses a TI TMP401 temperature sensor. This part
  147. * is basically compatible to the ADM1021 that is supported
  148. * by U-Boot.
  149. *
  150. * - i2c addr 0x4c
  151. * - conversion rate 0x02 = 0.25 conversions/second
  152. * - ALERT ouput disabled
  153. * - local temp sensor enabled, min set to 0 deg, max set to 70 deg
  154. * - remote temp sensor enabled, min set to 0 deg, max set to 70 deg
  155. */
  156. #define CONFIG_DTT_ADM1021
  157. #define CONFIG_SYS_DTT_ADM1021 { { 0x4c, 0x02, 0, 1, 70, 0, 1, 70, 0} }
  158. #define CONFIG_PREBOOT "echo Add \\\"run fpga\\\" and " \
  159. "\\\"painit\\\" to preboot command"
  160. #undef CONFIG_BOOTARGS
  161. /* Setup some board specific values for the default environment variables */
  162. #define CONFIG_HOSTNAME pmc440
  163. #define CONFIG_SYS_BOOTFILE "bootfile=/tftpboot/pmc440/uImage\0"
  164. #define CONFIG_SYS_ROOTPATH "rootpath=/opt/eldk/ppc_4xxFP\0"
  165. #define CONFIG_EXTRA_ENV_SETTINGS \
  166. CONFIG_SYS_BOOTFILE \
  167. CONFIG_SYS_ROOTPATH \
  168. "fdt_file=/tftpboot/pmc440/pmc440.dtb\0" \
  169. "netdev=eth0\0" \
  170. "ethrotate=no\0" \
  171. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  172. "nfsroot=${serverip}:${rootpath}\0" \
  173. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  174. "addip=setenv bootargs ${bootargs} " \
  175. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  176. ":${hostname}:${netdev}:off panic=1\0" \
  177. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
  178. "addmisc=setenv bootargs ${bootargs} mem=${mem}\0" \
  179. "nandargs=setenv bootargs root=/dev/mtdblock6 rootfstype=jffs2 rw\0" \
  180. "nand_boot_fdt=run nandargs addip addtty addmisc;" \
  181. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  182. "net_nfs_fdt=tftp ${kernel_addr_r} ${bootfile};" \
  183. "tftp ${fdt_addr_r} ${fdt_file};" \
  184. "run nfsargs addip addtty addmisc;" \
  185. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  186. "kernel_addr=ffc00000\0" \
  187. "kernel_addr_r=200000\0" \
  188. "fpga_addr=fff00000\0" \
  189. "fdt_addr=fff80000\0" \
  190. "fdt_addr_r=800000\0" \
  191. "fpga=fpga loadb 0 ${fpga_addr}\0" \
  192. "load=tftp 200000 /tftpboot/pmc440/u-boot.bin\0" \
  193. "update=protect off fff90000 ffffffff;era fff90000 ffffffff;" \
  194. "cp.b 200000 fff90000 70000\0" \
  195. ""
  196. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  197. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  198. #define CONFIG_PPC4xx_EMAC
  199. #define CONFIG_IBM_EMAC4_V4 1
  200. #define CONFIG_MII 1 /* MII PHY management */
  201. #define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
  202. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  203. #define CONFIG_HAS_ETH0
  204. #define CONFIG_SYS_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  205. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  206. #define CONFIG_PHY1_ADDR 1
  207. #define CONFIG_RESET_PHY_R 1
  208. /* USB */
  209. #define CONFIG_USB_OHCI_NEW
  210. #define CONFIG_SYS_OHCI_BE_CONTROLLER
  211. #define CONFIG_SYS_USB_OHCI_BOARD_INIT 1
  212. #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
  213. #define CONFIG_SYS_USB_OHCI_REGS_BASE CONFIG_SYS_USB_HOST
  214. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
  215. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  216. /* Comment this out to enable USB 1.1 device */
  217. #define USB_2_0_DEVICE
  218. /* Partitions */
  219. #define CONFIG_MAC_PARTITION
  220. #define CONFIG_DOS_PARTITION
  221. #define CONFIG_ISO_PARTITION
  222. #define CONFIG_CMD_BSP
  223. #define CONFIG_CMD_DATE
  224. #define CONFIG_CMD_DTT
  225. #define CONFIG_CMD_EEPROM
  226. #define CONFIG_CMD_NAND
  227. #define CONFIG_CMD_PCI
  228. #define CONFIG_CMD_REGINFO
  229. /* POST support */
  230. #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
  231. CONFIG_SYS_POST_CPU | \
  232. CONFIG_SYS_POST_UART | \
  233. CONFIG_SYS_POST_I2C | \
  234. CONFIG_SYS_POST_CACHE | \
  235. CONFIG_SYS_POST_FPU | \
  236. CONFIG_SYS_POST_ETHER | \
  237. CONFIG_SYS_POST_SPR)
  238. #define CONFIG_LOGBUFFER
  239. #define CONFIG_SYS_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
  240. #define CONFIG_SUPPORT_VFAT
  241. /*-----------------------------------------------------------------------
  242. * Miscellaneous configurable options
  243. *----------------------------------------------------------------------*/
  244. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  245. #if defined(CONFIG_CMD_KGDB)
  246. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  247. #else
  248. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  249. #endif
  250. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  251. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  252. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  253. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  254. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  255. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  256. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  257. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  258. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  259. /*-----------------------------------------------------------------------
  260. * PCI stuff
  261. *----------------------------------------------------------------------*/
  262. /* General PCI */
  263. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  264. #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */
  265. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  266. #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */
  267. /* Board-specific PCI */
  268. #define CONFIG_SYS_PCI_TARGET_INIT
  269. #define CONFIG_SYS_PCI_MASTER_INIT
  270. #define CONFIG_SYS_PCI_BOARD_FIXUP_IRQ
  271. #define CONFIG_PCI_BOOTDELAY 0
  272. /* PCI identification */
  273. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  274. #define CONFIG_SYS_PCI_SUBSYS_ID_NONMONARCH 0x0441 /* PCI Device ID: Non-Monarch */
  275. #define CONFIG_SYS_PCI_SUBSYS_ID_MONARCH 0x0440 /* PCI Device ID: Monarch */
  276. /* for weak __pci_target_init() */
  277. #define CONFIG_SYS_PCI_SUBSYS_ID CONFIG_SYS_PCI_SUBSYS_ID_MONARCH
  278. #define CONFIG_SYS_PCI_CLASSCODE_NONMONARCH PCI_CLASS_PROCESSOR_POWERPC
  279. #define CONFIG_SYS_PCI_CLASSCODE_MONARCH PCI_CLASS_BRIDGE_HOST
  280. /*
  281. * For booting Linux, the board info and command line data
  282. * have to be in the first 8 MB of memory, since this is
  283. * the maximum mapped by the Linux kernel during initialization.
  284. */
  285. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  286. /*-----------------------------------------------------------------------
  287. * FPGA stuff
  288. *----------------------------------------------------------------------*/
  289. #define CONFIG_FPGA
  290. #define CONFIG_FPGA_XILINX
  291. #define CONFIG_FPGA_SPARTAN2
  292. #define CONFIG_FPGA_SPARTAN3
  293. #define CONFIG_FPGA_COUNT 2
  294. /*-----------------------------------------------------------------------
  295. * External Bus Controller (EBC) Setup
  296. *----------------------------------------------------------------------*/
  297. /*
  298. * On Sequoia CS0 and CS3 are switched when configuring for NAND booting
  299. */
  300. #define CONFIG_SYS_NAND_CS 2 /* NAND chip connected to CSx */
  301. /* Memory Bank 0 (NOR-FLASH) initialization */
  302. #define CONFIG_SYS_EBC_PB0AP 0x03017200
  303. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xda000)
  304. /* Memory Bank 2 (NAND-FLASH) initialization */
  305. #define CONFIG_SYS_EBC_PB2AP 0x018003c0
  306. #define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
  307. /* Memory Bank 1 (RESET) initialization */
  308. #define CONFIG_SYS_EBC_PB1AP 0x7f817200 /* 0x03017200 */
  309. #define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_RESET_BASE | 0x1c000)
  310. /* Memory Bank 4 (FPGA / 32Bit) initialization */
  311. #define CONFIG_SYS_EBC_PB4AP 0x03840f40 /* BME=0,TWT=7,CSN=1,TH=7,RE=1,SOR=0,BEM=1 */
  312. #define CONFIG_SYS_EBC_PB4CR (CONFIG_SYS_FPGA_BASE0 | 0x1c000) /* BS=1M,BU=R/W,BW=32bit */
  313. /* Memory Bank 5 (FPGA / 16Bit) initialization */
  314. #define CONFIG_SYS_EBC_PB5AP 0x03840f40 /* BME=0,TWT=3,CSN=1,TH=0,RE=1,SOR=0,BEM=1 */
  315. #define CONFIG_SYS_EBC_PB5CR (CONFIG_SYS_FPGA_BASE1 | 0x1a000) /* BS=1M,BU=R/W,BW=16bit */
  316. /*-----------------------------------------------------------------------
  317. * NAND FLASH
  318. *----------------------------------------------------------------------*/
  319. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  320. #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
  321. #define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
  322. #if defined(CONFIG_CMD_KGDB)
  323. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  324. #endif
  325. #define CONFIG_API 1
  326. #endif /* __CONFIG_H */