PMC405DE.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338
  1. /*
  2. * (C) Copyright 2009
  3. * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd.eu
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef __CONFIG_H
  8. #define __CONFIG_H
  9. #define CONFIG_405EP 1 /* This is a PPC405 CPU */
  10. #define CONFIG_PMC405DE 1 /* ...on a PMC405DE board */
  11. #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
  12. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  13. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  14. #define CONFIG_BOARD_TYPES 1 /* support board types */
  15. #define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
  16. #define CONFIG_BAUDRATE 115200
  17. #undef CONFIG_BOOTARGS
  18. #undef CONFIG_BOOTCOMMAND
  19. #define CONFIG_PREBOOT /* enable preboot variable */
  20. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change*/
  21. #define CONFIG_HAS_ETH1
  22. #define CONFIG_PPC4xx_EMAC
  23. #define CONFIG_MII 1 /* MII PHY management */
  24. #define CONFIG_PHY_ADDR 1 /* PHY address */
  25. #define CONFIG_PHY1_ADDR 2 /* 2nd PHY address */
  26. #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
  27. /*
  28. * BOOTP options
  29. */
  30. #define CONFIG_BOOTP_SUBNETMASK
  31. #define CONFIG_BOOTP_GATEWAY
  32. #define CONFIG_BOOTP_HOSTNAME
  33. #define CONFIG_BOOTP_BOOTPATH
  34. #define CONFIG_BOOTP_DNS
  35. #define CONFIG_BOOTP_DNS2
  36. #define CONFIG_BOOTP_SEND_HOSTNAME
  37. /*
  38. * Command line configuration.
  39. */
  40. #define CONFIG_CMD_BSP
  41. #define CONFIG_CMD_CHIP_CONFIG
  42. #define CONFIG_CMD_DATE
  43. #define CONFIG_CMD_EEPROM
  44. #define CONFIG_CMD_IRQ
  45. #define CONFIG_CMD_PCI
  46. #undef CONFIG_WATCHDOG /* watchdog disabled */
  47. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  48. #define CONFIG_PRAM 0
  49. /*
  50. * Miscellaneous configurable options
  51. */
  52. #define CONFIG_SYS_LONGHELP
  53. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  54. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  55. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  56. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
  57. #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
  58. #define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
  59. #define CONFIG_SYS_MEMTEST_END 0x3000000 /* 1 ... 48 MB in DRAM */
  60. #define CONFIG_CONS_INDEX 2 /* Use UART1 */
  61. #define CONFIG_SYS_NS16550_SERIAL
  62. #define CONFIG_SYS_NS16550_REG_SIZE 1
  63. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  64. #undef CONFIG_SYS_EXT_SERIAL_CLOCK
  65. #define CONFIG_SYS_BASE_BAUD 691200
  66. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  67. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  68. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  69. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  70. /*
  71. * PCI stuff
  72. */
  73. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  74. #define PCI_HOST_FORCE 1 /* configure as pci host */
  75. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  76. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  77. #define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
  78. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  79. /*
  80. * PCI identification
  81. */
  82. #define CONFIG_SYS_PCI_SUBSYS_VENDORID PCI_VENDOR_ID_ESDGMBH
  83. #define CONFIG_SYS_PCI_SUBSYS_ID_NONMONARCH 0x040e /* Dev ID: Non-Monarch */
  84. #define CONFIG_SYS_PCI_SUBSYS_ID_MONARCH 0x040f /* Dev ID: Monarch */
  85. #define CONFIG_SYS_PCI_CLASSCODE_NONMONARCH PCI_CLASS_PROCESSOR_POWERPC
  86. #define CONFIG_SYS_PCI_CLASSCODE_MONARCH PCI_CLASS_BRIDGE_HOST
  87. #define CONFIG_SYS_PCI_CLASSCODE CONFIG_SYS_PCI_CLASSCODE_MONARCH
  88. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID CONFIG_SYS_PCI_SUBSYS_ID_MONARCH
  89. #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
  90. #define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable=1 */
  91. #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  92. #define CONFIG_SYS_PCI_PTM2LA 0xef000000 /* point to CPLD, GPIO */
  93. #define CONFIG_SYS_PCI_PTM2MS 0xff000001 /* 16MB, enable=1 */
  94. #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  95. #define CONFIG_PCI_4xx_PTM_OVERWRITE 1 /* overwrite PTMx settings by env */
  96. /*
  97. * For booting Linux, the board info and command line data
  98. * have to be in the first 8 MB of memory, since this is
  99. * the maximum mapped by the Linux kernel during initialization.
  100. */
  101. #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
  102. /*
  103. * FLASH organization
  104. */
  105. #define CONFIG_SYS_FLASH_CFI 1 /* CFI compatible */
  106. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use common CFI driver */
  107. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  108. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max. no. memory banks */
  109. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per chip */
  110. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* erase timeout (in ms) */
  111. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* write timeout (in ms) */
  112. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* buffered writes (faster) */
  113. #define CONFIG_SYS_FLASH_PROTECTION 1 /* hardware flash protection */
  114. #define CONFIG_SYS_FLASH_EMPTY_INFO 1 /* 'E' for empty sector (flinfo) */
  115. #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  116. /*
  117. * Start addresses for the final memory configuration
  118. * (Set up by the startup code)
  119. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  120. */
  121. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  122. #define CONFIG_SYS_FLASH_BASE 0xfe000000
  123. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  124. #define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
  125. #define CONFIG_SYS_MALLOC_LEN (256 * 1024)
  126. /*
  127. * Environment in EEPROM setup
  128. */
  129. #define CONFIG_ENV_IS_IN_EEPROM 1
  130. #define CONFIG_ENV_OFFSET 0x100
  131. #define CONFIG_ENV_SIZE 0x700
  132. /*
  133. * I2C EEPROM (24W16) for environment
  134. */
  135. #define CONFIG_SYS_I2C
  136. #define CONFIG_SYS_I2C_PPC4XX
  137. #define CONFIG_SYS_I2C_PPC4XX_CH0
  138. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
  139. #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
  140. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM 24W16 */
  141. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  142. /* mask of address bits that overflow into the "EEPROM chip address" */
  143. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
  144. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  145. /* 16 byte page write mode using*/
  146. /* last 4 bits of the address */
  147. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  148. #define CONFIG_SYS_EEPROM_WREN 1
  149. #define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x50
  150. #define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0x40
  151. #define CONFIG_4xx_CONFIG_BLOCKSIZE 0x20
  152. /*
  153. * RTC
  154. */
  155. #define CONFIG_RTC_RX8025
  156. /*
  157. * External Bus Controller (EBC) Setup
  158. * (max. 55MHZ EBC clock)
  159. */
  160. /* Memory Bank 0 (NOR flash) BAS=0xFE0,BS=32MB,BU=R/W,BW=16bit */
  161. #define CONFIG_SYS_EBC_PB0AP 0x03017200
  162. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xba000)
  163. /* Memory Bank 1 (CPLD) BAS=0xEF0,BS=16MB,BU=R/W,BW=16bit */
  164. #define CONFIG_SYS_CPLD_BASE 0xef000000
  165. #define CONFIG_SYS_EBC_PB1AP 0x00800000
  166. #define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_CPLD_BASE | 0x18000)
  167. /*
  168. * Definitions for initial stack pointer and data area (in data cache)
  169. */
  170. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  171. #define CONFIG_SYS_TEMP_STACK_OCM 1
  172. /* On Chip Memory location */
  173. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  174. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  175. /* inside SDRAM */
  176. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR
  177. /* End of used area in RAM */
  178. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE
  179. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  180. GENERATED_GBL_DATA_SIZE)
  181. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  182. /*
  183. * GPIO Configuration
  184. */
  185. #define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alt1 */ \
  186. { \
  187. /* GPIO Core 0 */ \
  188. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
  189. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
  190. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
  191. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
  192. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
  193. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
  194. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO6 TS4 */ \
  195. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO7 TS5 */ \
  196. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
  197. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO9 TrcClk */ \
  198. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
  199. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
  200. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
  201. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
  202. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
  203. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
  204. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
  205. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
  206. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
  207. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
  208. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
  209. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
  210. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
  211. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
  212. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
  213. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
  214. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
  215. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
  216. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
  217. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
  218. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
  219. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
  220. } \
  221. }
  222. #define CONFIG_SYS_GPIO_HWREV_MASK (0xf0000000 >> 1) /* GPIO1..4 */
  223. #define CONFIG_SYS_GPIO_HWREV_SHIFT 27
  224. #define CONFIG_SYS_GPIO_LEDRUN_N (0x80000000 >> 5) /* GPIO5 */
  225. #define CONFIG_SYS_GPIO_LEDA_N (0x80000000 >> 6) /* GPIO6 */
  226. #define CONFIG_SYS_GPIO_LEDB_N (0x80000000 >> 7) /* GPIO7 */
  227. #define CONFIG_SYS_GPIO_SELFRST_N (0x80000000 >> 8) /* GPIO8 */
  228. #define CONFIG_SYS_GPIO_EEPROM_WP (0x80000000 >> 9) /* GPIO9 */
  229. #define CONFIG_SYS_GPIO_MONARCH_N (0x80000000 >> 11) /* GPIO11 */
  230. #define CONFIG_SYS_GPIO_EREADY (0x80000000 >> 12) /* GPIO12 */
  231. #define CONFIG_SYS_GPIO_M66EN (0x80000000 >> 13) /* GPIO13 */
  232. /*
  233. * Default speed selection (cpu_plb_opb_ebc) in mhz.
  234. * This value will be set if iic boot eprom is disabled.
  235. */
  236. #undef CONFIG_SYS_FCPU333MHZ
  237. #define CONFIG_SYS_FCPU266MHZ
  238. #undef CONFIG_SYS_FCPU133MHZ
  239. #if defined(CONFIG_SYS_FCPU333MHZ)
  240. /*
  241. * CPU: 333MHz
  242. * PLB/SDRAM/MAL: 111MHz
  243. * OPB: 55MHz
  244. * EBC: 55MHz
  245. * PCI: 55MHz (111MHz on M66EN=1)
  246. */
  247. #define PLLMR0_DEFAULT (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
  248. PLL_OPBDIV_2 | PLL_EXTBUSDIV_2 | \
  249. PLL_MALDIV_1 | PLL_PCIDIV_2)
  250. #define PLLMR1_DEFAULT (PLL_FBKDIV_10 | \
  251. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  252. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
  253. #endif
  254. #if defined(CONFIG_SYS_FCPU266MHZ)
  255. /*
  256. * CPU: 266MHz
  257. * PLB/SDRAM/MAL: 133MHz
  258. * OPB: 66MHz
  259. * EBC: 44MHz
  260. * PCI: 44MHz (66MHz on M66EN=1)
  261. */
  262. #define PLLMR0_DEFAULT (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
  263. PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
  264. PLL_MALDIV_1 | PLL_PCIDIV_3)
  265. #define PLLMR1_DEFAULT (PLL_FBKDIV_8 | \
  266. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  267. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  268. #endif
  269. #if defined(CONFIG_SYS_FCPU133MHZ)
  270. /*
  271. * CPU: 133MHz
  272. * PLB/SDRAM/MAL: 133MHz
  273. * OPB: 66MHz
  274. * EBC: 44MHz
  275. * PCI: 44MHz (66MHz on M66EN=1)
  276. */
  277. #define PLLMR0_DEFAULT (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
  278. PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
  279. PLL_MALDIV_1 | PLL_PCIDIV_3)
  280. #define PLLMR1_DEFAULT (PLL_FBKDIV_4 | \
  281. PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
  282. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  283. #endif
  284. #endif /* __CONFIG_H */