PLU405.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378
  1. /*
  2. * (C) Copyright 2001-2003
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * board/config.h - configuration options, board specific
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * High Level Configuration Options
  14. * (easy to change)
  15. */
  16. #define CONFIG_405EP 1 /* This is a PPC405 CPU */
  17. #define CONFIG_PLU405 1 /* ...on a PLU405 board */
  18. #define CONFIG_SYS_TEXT_BASE 0xFFF80000
  19. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  20. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  21. #define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */
  22. #define CONFIG_BAUDRATE 9600
  23. #undef CONFIG_BOOTARGS
  24. #undef CONFIG_BOOTCOMMAND
  25. #define CONFIG_PREBOOT /* enable preboot variable */
  26. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  27. #undef CONFIG_HAS_ETH1
  28. #define CONFIG_PPC4xx_EMAC
  29. #define CONFIG_MII 1 /* MII PHY management */
  30. #define CONFIG_PHY_ADDR 0 /* PHY address */
  31. #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
  32. #define CONFIG_RESET_PHY_R 1 /* use reset_phy() */
  33. #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
  34. /*
  35. * BOOTP options
  36. */
  37. #define CONFIG_BOOTP_BOOTFILESIZE
  38. #define CONFIG_BOOTP_BOOTPATH
  39. #define CONFIG_BOOTP_GATEWAY
  40. #define CONFIG_BOOTP_HOSTNAME
  41. /*
  42. * Command line configuration.
  43. */
  44. #define CONFIG_CMD_PCI
  45. #define CONFIG_CMD_IRQ
  46. #define CONFIG_CMD_IDE
  47. #define CONFIG_CMD_NAND
  48. #define CONFIG_CMD_DATE
  49. #define CONFIG_CMD_EEPROM
  50. #define CONFIG_MAC_PARTITION
  51. #define CONFIG_DOS_PARTITION
  52. #define CONFIG_SUPPORT_VFAT
  53. #undef CONFIG_WATCHDOG /* watchdog disabled */
  54. #define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
  55. #define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
  56. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  57. /*
  58. * Miscellaneous configurable options
  59. */
  60. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  61. #if defined(CONFIG_CMD_KGDB)
  62. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  63. #else
  64. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  65. #endif
  66. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  67. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  68. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  69. #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
  70. #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
  71. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  72. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  73. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  74. #define CONFIG_SYS_NS16550_SERIAL
  75. #define CONFIG_SYS_NS16550_REG_SIZE 1
  76. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  77. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
  78. #define CONFIG_SYS_BASE_BAUD 691200
  79. /* The following table includes the supported baudrates */
  80. #define CONFIG_SYS_BAUDRATE_TABLE \
  81. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  82. 57600, 115200, 230400, 460800, 921600 }
  83. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  84. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  85. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  86. #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
  87. /*
  88. * NAND-FLASH stuff
  89. */
  90. #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
  91. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  92. #define NAND_BIG_DELAY_US 25
  93. #define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
  94. #define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
  95. #define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
  96. #define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
  97. #define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
  98. #define CONFIG_SYS_NAND_QUIET 1
  99. /*
  100. * PCI stuff
  101. */
  102. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  103. #define PCI_HOST_FORCE 1 /* configure as pci host */
  104. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  105. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  106. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  107. /* resource configuration */
  108. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  109. #define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
  110. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  111. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
  112. #define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
  113. #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
  114. #define CONFIG_SYS_PCI_PTM1MS 0xf8000001 /* 128MB, enable hard-wired to 1 */
  115. #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  116. #define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
  117. #define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
  118. #define CONFIG_SYS_PCI_PTM2PCI 0x08000000 /* Host: use this pci address */
  119. /*
  120. * IDE/ATA stuff
  121. */
  122. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  123. #undef CONFIG_IDE_LED /* no led for ide supported */
  124. #define CONFIG_IDE_RESET 1 /* reset for ide supported */
  125. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
  126. /* max. 1 drives per IDE bus */
  127. #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1)
  128. #define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
  129. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  130. #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
  131. #define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register access */
  132. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
  133. /*
  134. * For booting Linux, the board info and command line data
  135. * have to be in the first 8 MB of memory, since this is
  136. * the maximum mapped by the Linux kernel during initialization.
  137. */
  138. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  139. /*
  140. * FLASH organization
  141. */
  142. #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
  143. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  144. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  145. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  146. #define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
  147. #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  148. #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st addr for flash config cycles */
  149. #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd addr for flash config cycles */
  150. /*
  151. * The following defines are added for buggy IOP480 byte interface.
  152. * All other boards should use the standard values (CPCI405 etc.)
  153. */
  154. #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
  155. #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
  156. #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
  157. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector */
  158. /*
  159. * Start addresses for the final memory configuration
  160. * (Set up by the startup code)
  161. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  162. */
  163. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  164. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
  165. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  166. #define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
  167. #define CONFIG_SYS_MALLOC_LEN (1024 << 10)
  168. /*
  169. * Environment Variable setup
  170. */
  171. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  172. #define CONFIG_ENV_OFFSET 0x100 /* reseve 0x100 bytes for strapping */
  173. #define CONFIG_ENV_SIZE 0x700
  174. /*
  175. * I2C EEPROM (24WC16) for environment
  176. */
  177. #define CONFIG_SYS_I2C
  178. #define CONFIG_SYS_I2C_PPC4XX
  179. #define CONFIG_SYS_I2C_PPC4XX_CH0
  180. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
  181. #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
  182. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM 24WC16 */
  183. #define CONFIG_SYS_EEPROM_WREN 1
  184. /* 24WC16 */
  185. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  186. /* mask of address bits that overflow into the "EEPROM chip address" */
  187. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
  188. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The 24WC16 has */
  189. /* 16 byte page write mode using */
  190. /* last 4 bits of the address */
  191. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  192. /*
  193. * External Bus Controller (EBC) Setup
  194. */
  195. #define CAN0_BA 0xF0000000 /* CAN0 Base Address */
  196. #define CAN1_BA 0xF0000100 /* CAN1 Base Address */
  197. #define DUART0_BA 0xF0000400 /* DUART Base Address */
  198. #define DUART1_BA 0xF0000408 /* DUART Base Address */
  199. #define RTC_BA 0xF0000500 /* RTC Base Address */
  200. #define VGA_BA 0xF1000000 /* Epson VGA Base Address */
  201. #define CONFIG_SYS_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
  202. /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
  203. /* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
  204. #define CONFIG_SYS_EBC_PB0AP 0x92015480
  205. /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  206. #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000
  207. /* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
  208. #define CONFIG_SYS_EBC_PB1AP 0x92015480
  209. /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
  210. #define CONFIG_SYS_EBC_PB1CR 0xF4018000
  211. /* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
  212. /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  213. #define CONFIG_SYS_EBC_PB2AP 0x010053C0
  214. /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  215. #define CONFIG_SYS_EBC_PB2CR 0xF0018000
  216. /* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
  217. /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  218. #define CONFIG_SYS_EBC_PB3AP 0x010053C0
  219. /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
  220. #define CONFIG_SYS_EBC_PB3CR 0xF011A000
  221. /*
  222. * FPGA stuff
  223. */
  224. #define CONFIG_SYS_FPGA_BASE_ADDR 0xF0100100 /* FPGA internal Base Address */
  225. /* FPGA internal regs */
  226. #define CONFIG_SYS_FPGA_CTRL 0x000
  227. /* FPGA Control Reg */
  228. #define CONFIG_SYS_FPGA_CTRL_CF_RESET 0x0001
  229. #define CONFIG_SYS_FPGA_CTRL_WDI 0x0002
  230. #define CONFIG_SYS_FPGA_CTRL_PS2_RESET 0x0020
  231. #define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
  232. #define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
  233. /* FPGA program pin configuration */
  234. #define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
  235. #define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
  236. #define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
  237. #define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
  238. #define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
  239. /*
  240. * Definitions for initial stack pointer and data area (in data cache)
  241. */
  242. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  243. #define CONFIG_SYS_TEMP_STACK_OCM 1
  244. /* On Chip Memory location */
  245. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  246. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  247. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
  248. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
  249. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  250. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  251. /*
  252. * Definitions for GPIO setup (PPC405EP specific)
  253. *
  254. * GPIO0[0] - External Bus Controller BLAST output
  255. * GPIO0[1-9] - Instruction trace outputs -> GPIO
  256. * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
  257. * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
  258. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  259. * GPIO0[24-27] - UART0 control signal inputs/outputs
  260. * GPIO0[28-29] - UART1 data signal input/output
  261. * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
  262. */
  263. #define CONFIG_SYS_GPIO0_OSRL 0x00000550
  264. #define CONFIG_SYS_GPIO0_OSRH 0x00000110
  265. #define CONFIG_SYS_GPIO0_ISR1L 0x00000000
  266. #define CONFIG_SYS_GPIO0_ISR1H 0x15555445
  267. #define CONFIG_SYS_GPIO0_TSRL 0x00000000
  268. #define CONFIG_SYS_GPIO0_TSRH 0x00000000
  269. #define CONFIG_SYS_GPIO0_TCR 0x77FE0014
  270. #define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
  271. #define CONFIG_SYS_EEPROM_WP (0x80000000 >> 0)
  272. /*
  273. * Default speed selection (cpu_plb_opb_ebc) in MHz.
  274. * This value will be set if iic boot eprom is disabled.
  275. */
  276. #if 1
  277. #define PLLMR0_DEFAULT PLLMR0_266_133_66_33
  278. #define PLLMR1_DEFAULT PLLMR1_266_133_66_33
  279. #endif
  280. #if 0
  281. #define PLLMR0_DEFAULT PLLMR0_200_100_50_33
  282. #define PLLMR1_DEFAULT PLLMR1_200_100_50_33
  283. #endif
  284. #if 0
  285. #define PLLMR0_DEFAULT PLLMR0_133_66_66_33
  286. #define PLLMR1_DEFAULT PLLMR1_133_66_66_33
  287. #endif
  288. /*
  289. * PCI OHCI controller
  290. */
  291. #define CONFIG_USB_OHCI_NEW 1
  292. #define CONFIG_PCI_OHCI 1
  293. #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
  294. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  295. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
  296. /*
  297. * UBI
  298. */
  299. #define CONFIG_RBTREE
  300. #define CONFIG_MTD_DEVICE
  301. #define CONFIG_MTD_PARTITIONS
  302. #define CONFIG_CMD_MTDPARTS
  303. #define CONFIG_LZO
  304. #endif /* __CONFIG_H */