PIP405.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. /*
  2. * (C) Copyright 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * board/config.h - configuration options, board specific
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /***********************************************************
  13. * High Level Configuration Options
  14. * (easy to change)
  15. ***********************************************************/
  16. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  17. #define CONFIG_PIP405 1 /* ...on a PIP405 board */
  18. #define CONFIG_SYS_TEXT_BASE 0xFFF80000
  19. /***********************************************************
  20. * Clock
  21. ***********************************************************/
  22. #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
  23. /*
  24. * BOOTP options
  25. */
  26. #define CONFIG_BOOTP_BOOTFILESIZE
  27. #define CONFIG_BOOTP_BOOTPATH
  28. #define CONFIG_BOOTP_GATEWAY
  29. #define CONFIG_BOOTP_HOSTNAME
  30. /*
  31. * Command line configuration.
  32. */
  33. #define CONFIG_CMD_IDE
  34. #define CONFIG_CMD_PCI
  35. #define CONFIG_CMD_IRQ
  36. #define CONFIG_CMD_EEPROM
  37. #define CONFIG_CMD_REGINFO
  38. #define CONFIG_CMD_FDC
  39. #define CONFIG_SCSI
  40. #define CONFIG_CMD_DATE
  41. #define CONFIG_CMD_SDRAM
  42. #define CONFIG_CMD_SAVES
  43. #define CONFIG_CMD_BSP
  44. /**************************************************************
  45. * I2C Stuff:
  46. * the PIP405 is equiped with an Atmel 24C128/256 EEPROM at address
  47. * 0x53.
  48. * Caution: on the same bus is the SPD (Serial Presens Detect
  49. * EEPROM of the SDRAM
  50. * The Atmel EEPROM uses 16Bit addressing.
  51. ***************************************************************/
  52. #define CONFIG_SYS_I2C
  53. #define CONFIG_SYS_I2C_PPC4XX
  54. #define CONFIG_SYS_I2C_PPC4XX_CH0
  55. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 50000
  56. #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
  57. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
  58. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  59. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  60. #define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
  61. #define CONFIG_ENV_SIZE 0x800 /* 2 kBytes may be used for env vars */
  62. #undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
  63. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */
  64. /* 64 byte page write mode using*/
  65. /* last 6 bits of the address */
  66. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  67. /***************************************************************
  68. * Definitions for Serial Presence Detect EEPROM address
  69. * (to get SDRAM settings)
  70. ***************************************************************/
  71. #define SPD_EEPROM_ADDRESS 0x50
  72. #define CONFIG_BOARD_EARLY_INIT_F
  73. #define CONFIG_BOARD_EARLY_INIT_R
  74. /**************************************************************
  75. * Environment definitions
  76. **************************************************************/
  77. #define CONFIG_BAUDRATE 9600 /* STD Baudrate */
  78. /* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
  79. /* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
  80. #define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */
  81. #define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */
  82. #define CONFIG_IPADDR 10.0.0.100
  83. #define CONFIG_SERVERIP 10.0.0.1
  84. #define CONFIG_PREBOOT
  85. /***************************************************************
  86. * defines if an overwrite_console function exists
  87. *************************************************************/
  88. /***************************************************************
  89. * defines if the overwrite_console should be stored in the
  90. * environment
  91. **************************************************************/
  92. /**************************************************************
  93. * loads config
  94. *************************************************************/
  95. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  96. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  97. #define CONFIG_MISC_INIT_R
  98. /***********************************************************
  99. * Miscellaneous configurable options
  100. **********************************************************/
  101. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  102. #if defined(CONFIG_CMD_KGDB)
  103. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  104. #else
  105. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  106. #endif
  107. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  108. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  109. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  110. #define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
  111. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */
  112. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  113. #define CONFIG_SYS_NS16550_SERIAL
  114. #define CONFIG_SYS_NS16550_REG_SIZE 1
  115. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  116. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
  117. #define CONFIG_SYS_BASE_BAUD 691200
  118. /* The following table includes the supported baudrates */
  119. #define CONFIG_SYS_BAUDRATE_TABLE \
  120. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  121. 57600, 115200, 230400, 460800, 921600 }
  122. #define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
  123. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  124. /*-----------------------------------------------------------------------
  125. * PCI stuff
  126. *-----------------------------------------------------------------------
  127. */
  128. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  129. #define PCI_HOST_FORCE 1 /* configure as pci host */
  130. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  131. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  132. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */
  133. /* resource configuration */
  134. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
  135. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
  136. #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
  137. #define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
  138. #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  139. #define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
  140. #define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
  141. #define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
  142. /*-----------------------------------------------------------------------
  143. * Start addresses for the final memory configuration
  144. * (Set up by the startup code)
  145. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  146. */
  147. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  148. #define CONFIG_SYS_FLASH_BASE 0xFFF80000
  149. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  150. #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
  151. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
  152. /*
  153. * For booting Linux, the board info and command line data
  154. * have to be in the first 8 MB of memory, since this is
  155. * the maximum mapped by the Linux kernel during initialization.
  156. */
  157. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  158. /*-----------------------------------------------------------------------
  159. * FLASH organization
  160. */
  161. #define CONFIG_SYS_UPDATE_FLASH_SIZE
  162. #define CONFIG_SYS_FLASH_PROTECTION
  163. #define CONFIG_SYS_FLASH_EMPTY_INFO
  164. #define CONFIG_SYS_FLASH_CFI
  165. #define CONFIG_FLASH_CFI_DRIVER
  166. #define CONFIG_FLASH_SHOW_PROGRESS 45
  167. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  168. #define CONFIG_SYS_MAX_FLASH_SECT 256
  169. /*
  170. * Init Memory Controller:
  171. */
  172. #define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */
  173. #define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */
  174. /* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */
  175. #define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */
  176. #define CONFIG_BOARD_EARLY_INIT_F
  177. /* Configuration Port location */
  178. #define CONFIG_PORT_ADDR 0xF4000000
  179. #define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000
  180. /*-----------------------------------------------------------------------
  181. * Definitions for initial stack pointer and data area (in On Chip SRAM)
  182. */
  183. #define CONFIG_SYS_TEMP_STACK_OCM 1
  184. #define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
  185. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  186. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */
  187. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of On Chip SRAM */
  188. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  189. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  190. /***********************************************************************
  191. * External peripheral base address
  192. ***********************************************************************/
  193. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0xE8000000
  194. /***********************************************************************
  195. * Last Stage Init
  196. ***********************************************************************/
  197. #define CONFIG_LAST_STAGE_INIT
  198. /************************************************************
  199. * Ethernet Stuff
  200. ***********************************************************/
  201. #define CONFIG_PPC4xx_EMAC
  202. #define CONFIG_MII 1 /* MII PHY management */
  203. #define CONFIG_PHY_ADDR 1 /* PHY address */
  204. /************************************************************
  205. * RTC
  206. ***********************************************************/
  207. #define CONFIG_RTC_MC146818
  208. #undef CONFIG_WATCHDOG /* watchdog disabled */
  209. /************************************************************
  210. * IDE/ATA stuff
  211. ************************************************************/
  212. #define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
  213. #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
  214. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO_BASE_ADDRESS /* base address */
  215. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
  216. #define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
  217. #define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
  218. #define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
  219. #define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
  220. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  221. #undef CONFIG_IDE_LED /* no led for ide supported */
  222. #define CONFIG_IDE_RESET /* reset for ide supported... */
  223. #define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
  224. #define CONFIG_SUPPORT_VFAT
  225. /************************************************************
  226. * ATAPI support (experimental)
  227. ************************************************************/
  228. #define CONFIG_ATAPI /* enable ATAPI Support */
  229. /************************************************************
  230. * SCSI support (experimental) only SYM53C8xx supported
  231. ************************************************************/
  232. #define CONFIG_SCSI_SYM53C8XX
  233. #define CONFIG_SYS_SCSI_MAX_LUN 8 /* number of supported LUNs */
  234. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 7 /* maximum SCSI ID (0..6) */
  235. #define CONFIG_SYS_SCSI_MAX_DEVICE CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN /* maximum Target devices */
  236. #define CONFIG_SYS_SCSI_SPIN_UP_TIME 2
  237. /************************************************************
  238. * Disk-On-Chip configuration
  239. ************************************************************/
  240. #define CONFIG_SYS_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
  241. #define CONFIG_SYS_DOC_SHORT_TIMEOUT
  242. #define CONFIG_SYS_DOC_SUPPORT_2000
  243. #define CONFIG_SYS_DOC_SUPPORT_MILLENNIUM
  244. /************************************************************
  245. * DISK Partition support
  246. ************************************************************/
  247. #define CONFIG_DOS_PARTITION
  248. #define CONFIG_MAC_PARTITION
  249. #define CONFIG_ISO_PARTITION /* Experimental */
  250. /************************************************************
  251. * Video support
  252. ************************************************************/
  253. #define CONFIG_VIDEO_LOGO
  254. #define CONFIG_VIDEO_ONBOARD /* Video controller is on-board */
  255. /************************************************************
  256. * USB support
  257. ************************************************************/
  258. #define CONFIG_USB_UHCI
  259. /* Enable needed helper functions */
  260. /************************************************************
  261. * Debug support
  262. ************************************************************/
  263. #if defined(CONFIG_CMD_KGDB)
  264. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  265. #endif
  266. /************************************************************
  267. * support BZIP2 compression
  268. ************************************************************/
  269. #define CONFIG_BZIP2 1
  270. #endif /* __CONFIG_H */