PATI.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254
  1. /*
  2. * (C) Copyright 2003
  3. * Denis Peter d.peter@mpl.ch
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * File: PATI.h
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * High Level Configuration Options
  14. */
  15. #define CONFIG_MPC555 1 /* This is an MPC555 CPU */
  16. #define CONFIG_PATI 1 /* ...On a PATI board */
  17. #define CONFIG_SYS_TEXT_BASE 0xFFF00000
  18. /* Serial Console Configuration */
  19. #define CONFIG_5xx_CONS_SCI1
  20. #undef CONFIG_5xx_CONS_SCI2
  21. #define CONFIG_BAUDRATE 9600
  22. /*
  23. * BOOTP options
  24. */
  25. #define CONFIG_BOOTP_BOOTFILESIZE
  26. #define CONFIG_BOOTP_BOOTPATH
  27. #define CONFIG_BOOTP_GATEWAY
  28. #define CONFIG_BOOTP_HOSTNAME
  29. /*
  30. * Command line configuration.
  31. */
  32. #define CONFIG_CMD_REGINFO
  33. #define CONFIG_CMD_REGINFO
  34. #define CONFIG_CMD_BSP
  35. #define CONFIG_CMD_EEPROM
  36. #define CONFIG_CMD_IRQ
  37. #define CONFIG_BOOTCOMMAND "" /* autoboot command */
  38. #define CONFIG_BOOTARGS "" /* */
  39. #define CONFIG_WATCHDOG /* turn on platform specific watchdog */
  40. /*#define CONFIG_STATUS_LED 1 */ /* Enable status led */
  41. #define CONFIG_LOADS_ECHO 1 /* Echo on for serial download */
  42. /*
  43. * Miscellaneous configurable options
  44. */
  45. #define CONFIG_PREBOOT
  46. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  47. #if defined(CONFIG_CMD_KGDB)
  48. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  49. #else
  50. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  51. #endif
  52. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  53. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  54. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  55. #define CONFIG_SYS_MEMTEST_START 0x00010000 /* memtest works on */
  56. #define CONFIG_SYS_MEMTEST_END 0x00A00000 /* 10 MB in SRAM */
  57. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  58. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 1250000 }
  59. #define CONFIG_BOARD_EARLY_INIT_F
  60. /***********************************************************************
  61. * Last Stage Init
  62. ***********************************************************************/
  63. #define CONFIG_LAST_STAGE_INIT
  64. /*
  65. * Low Level Configuration Settings
  66. */
  67. /*
  68. * Internal Memory Mapped (This is not the IMMR content)
  69. */
  70. #define CONFIG_SYS_IMMR 0x01C00000 /* Physical start adress of internal memory map */
  71. /*
  72. * Definitions for initial stack pointer and data area
  73. */
  74. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_IMMR + 0x003f9800) /* Physical start adress of internal MPC555 writable RAM */
  75. #define CONFIG_SYS_INIT_RAM_SIZE (CONFIG_SYS_IMMR + 0x003fffff) /* Physical end adress of internal MPC555 used RAM area */
  76. #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_INIT_RAM_ADDR) - GENERATED_GBL_DATA_SIZE) /* Offset from the beginning of ram */
  77. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_IMMR + 0x03fa000) /* Physical start adress of inital stack */
  78. /*
  79. * Start addresses for the final memory configuration
  80. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  81. */
  82. #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* Monitor won't change memory map */
  83. #define CONFIG_SYS_FLASH_BASE 0xffC00000 /* External flash */
  84. #define PCI_BASE 0x03000000 /* PCI Base (CS2) */
  85. #define PCI_CONFIG_BASE 0x04000000 /* PCI & PLD (CS3) */
  86. #define PLD_CONFIG_BASE 0x04001000 /* PLD (CS3) */
  87. #define CONFIG_SYS_MONITOR_BASE 0xFFF00000
  88. /* CONFIG_SYS_FLASH_BASE */ /* CONFIG_SYS_TEXT_BASE is defined in the board config.mk file. */
  89. /* This adress is given to the linker with -Ttext to */
  90. /* locate the text section at this adress. */
  91. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 192 kB for Monitor */
  92. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  93. #define CONFIG_SYS_RESET_ADDRESS (PLD_CONFIG_BASE + 0x10) /* Adress which causes reset */
  94. /*
  95. * For booting Linux, the board info and command line data
  96. * have to be in the first 8 MB of memory, since this is
  97. * the maximum mapped by the Linux kernel during initialization.
  98. */
  99. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  100. /*-----------------------------------------------------------------------
  101. * FLASH organization
  102. *-----------------------------------------------------------------------
  103. *
  104. */
  105. #define CONFIG_SYS_FLASH_PROTECTION
  106. #define CONFIG_SYS_FLASH_EMPTY_INFO
  107. #define CONFIG_SYS_FLASH_CFI
  108. #define CONFIG_FLASH_CFI_DRIVER
  109. #define CONFIG_FLASH_SHOW_PROGRESS 45
  110. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  111. #define CONFIG_SYS_MAX_FLASH_SECT 128
  112. #define CONFIG_ENV_IS_IN_EEPROM
  113. #ifdef CONFIG_ENV_IS_IN_EEPROM
  114. #define CONFIG_ENV_OFFSET 0
  115. #define CONFIG_ENV_SIZE 2048
  116. #endif
  117. #undef CONFIG_ENV_IS_IN_FLASH
  118. #ifdef CONFIG_ENV_IS_IN_FLASH
  119. #define CONFIG_ENV_SIZE 0x00002000 /* Set whole sector as env */
  120. #define CONFIG_ENV_OFFSET ((0 - CONFIG_SYS_FLASH_BASE) - CONFIG_ENV_SIZE) /* Environment starts at this adress */
  121. #endif
  122. #define CONFIG_SPI 1
  123. #define CONFIG_SYS_SPI_CS_USED 0x09 /* CS0 and CS3 are used */
  124. #define CONFIG_SYS_SPI_CS_BASE 0x08 /* CS3 is active low */
  125. #define CONFIG_SYS_SPI_CS_ACT 0x00 /* CS3 is active low */
  126. /*-----------------------------------------------------------------------
  127. * SYPCR - System Protection Control
  128. * SYPCR can only be written once after reset!
  129. *-----------------------------------------------------------------------
  130. * SW Watchdog freeze
  131. */
  132. #undef CONFIG_WATCHDOG
  133. #if defined(CONFIG_WATCHDOG)
  134. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  135. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  136. #else
  137. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  138. SYPCR_SWP)
  139. #endif /* CONFIG_WATCHDOG */
  140. /*-----------------------------------------------------------------------
  141. * TBSCR - Time Base Status and Control
  142. *-----------------------------------------------------------------------
  143. * Clear Reference Interrupt Status, Timebase freezing enabled
  144. */
  145. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  146. /*-----------------------------------------------------------------------
  147. * PISCR - Periodic Interrupt Status and Control
  148. *-----------------------------------------------------------------------
  149. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  150. */
  151. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  152. /*-----------------------------------------------------------------------
  153. * SCCR - System Clock and reset Control Register
  154. *-----------------------------------------------------------------------
  155. * Set clock output, timebase and RTC source and divider,
  156. * power management and some other internal clocks
  157. */
  158. #define SCCR_MASK SCCR_EBDF00
  159. #define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_RTDIV | SCCR_RTSEL | \
  160. SCCR_COM01 | SCCR_DFNL000 | SCCR_DFNH000)
  161. /*-----------------------------------------------------------------------
  162. * SIUMCR - SIU Module Configuration
  163. *-----------------------------------------------------------------------
  164. * Data show cycle
  165. */
  166. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_EARB | SIUMCR_GPC01 | SIUMCR_MLRC11) /* Disable data show cycle */
  167. /*-----------------------------------------------------------------------
  168. * PLPRCR - PLL, Low-Power, and Reset Control Register
  169. *-----------------------------------------------------------------------
  170. * Set all bits to 40 Mhz
  171. *
  172. */
  173. #define CONFIG_SYS_OSC_CLK ((uint)4000000) /* Oscillator clock is 4MHz */
  174. #define CONFIG_SYS_PLPRCR (PLPRCR_MF_9 | PLPRCR_DIVF_0)
  175. /*-----------------------------------------------------------------------
  176. * UMCR - UIMB Module Configuration Register
  177. *-----------------------------------------------------------------------
  178. *
  179. */
  180. #define CONFIG_SYS_UMCR (UMCR_FSPEED) /* IMB clock same as U-bus */
  181. /*-----------------------------------------------------------------------
  182. * ICTRL - I-Bus Support Control Register
  183. */
  184. #define CONFIG_SYS_ICTRL (ICTRL_ISCT_SER_7) /* Take out of serialized mode */
  185. /*-----------------------------------------------------------------------
  186. * USIU - Memory Controller Register
  187. *-----------------------------------------------------------------------
  188. */
  189. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_V | BR_BI | BR_PS_16 | BR_SETA)
  190. #define CONFIG_SYS_OR0_PRELIM (0xffc00000) /* SCY is not used if external TA is set */
  191. /* SDRAM */
  192. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_SDRAM_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA)
  193. #define CONFIG_SYS_OR1_PRELIM (OR_ADDR_MK_FF) /* SCY is not used if external TA is set */
  194. /* PCI */
  195. #define CONFIG_SYS_BR2_PRELIM (PCI_BASE | BR_V | BR_PS_32 | BR_SETA)
  196. #define CONFIG_SYS_OR2_PRELIM (OR_ADDR_MK_FF)
  197. /* config registers: */
  198. #define CONFIG_SYS_BR3_PRELIM (PCI_CONFIG_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA)
  199. #define CONFIG_SYS_OR3_PRELIM (0xffff0000)
  200. #define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* We don't realign the flash */
  201. /*-----------------------------------------------------------------------
  202. * DER - Timer Decrementer
  203. *-----------------------------------------------------------------------
  204. * Initialise to zero
  205. */
  206. #define CONFIG_SYS_DER 0x00000000
  207. #endif /* __CONFIG_H */