P2041RDB.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717
  1. /*
  2. * Copyright 2011-2012 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * P2041 RDB board configuration file
  8. * Also supports P2040 RDB
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. #ifdef CONFIG_RAMBOOT_PBL
  13. #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
  14. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  15. #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
  16. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p2041rdb.cfg
  17. #endif
  18. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  19. /* Set 1M boot space */
  20. #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
  21. #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
  22. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
  23. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  24. #define CONFIG_SYS_NO_FLASH
  25. #endif
  26. /* High Level Configuration Options */
  27. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  28. #define CONFIG_MP /* support multiple processors */
  29. #ifndef CONFIG_SYS_TEXT_BASE
  30. #define CONFIG_SYS_TEXT_BASE 0xeff40000
  31. #endif
  32. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  33. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  34. #endif
  35. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  36. #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
  37. #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
  38. #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
  39. #define CONFIG_PCIE1 /* PCIE controller 1 */
  40. #define CONFIG_PCIE2 /* PCIE controller 2 */
  41. #define CONFIG_PCIE3 /* PCIE controller 3 */
  42. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  43. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  44. #define CONFIG_SYS_SRIO
  45. #define CONFIG_SRIO1 /* SRIO port 1 */
  46. #define CONFIG_SRIO2 /* SRIO port 2 */
  47. #define CONFIG_SRIO_PCIE_BOOT_MASTER
  48. #define CONFIG_SYS_DPAA_RMAN /* RMan */
  49. #define CONFIG_ENV_OVERWRITE
  50. #ifdef CONFIG_SYS_NO_FLASH
  51. #if !defined(CONFIG_RAMBOOT_PBL) && !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  52. #define CONFIG_ENV_IS_NOWHERE
  53. #endif
  54. #else
  55. #define CONFIG_FLASH_CFI_DRIVER
  56. #define CONFIG_SYS_FLASH_CFI
  57. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  58. #endif
  59. #if defined(CONFIG_SPIFLASH)
  60. #define CONFIG_SYS_EXTRA_ENV_RELOC
  61. #define CONFIG_ENV_IS_IN_SPI_FLASH
  62. #define CONFIG_ENV_SPI_BUS 0
  63. #define CONFIG_ENV_SPI_CS 0
  64. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  65. #define CONFIG_ENV_SPI_MODE 0
  66. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  67. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  68. #define CONFIG_ENV_SECT_SIZE 0x10000
  69. #elif defined(CONFIG_SDCARD)
  70. #define CONFIG_SYS_EXTRA_ENV_RELOC
  71. #define CONFIG_ENV_IS_IN_MMC
  72. #define CONFIG_FSL_FIXED_MMC_LOCATION
  73. #define CONFIG_SYS_MMC_ENV_DEV 0
  74. #define CONFIG_ENV_SIZE 0x2000
  75. #define CONFIG_ENV_OFFSET (512 * 1658)
  76. #elif defined(CONFIG_NAND)
  77. #define CONFIG_SYS_EXTRA_ENV_RELOC
  78. #define CONFIG_ENV_IS_IN_NAND
  79. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  80. #define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
  81. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  82. #define CONFIG_ENV_IS_IN_REMOTE
  83. #define CONFIG_ENV_ADDR 0xffe20000
  84. #define CONFIG_ENV_SIZE 0x2000
  85. #elif defined(CONFIG_ENV_IS_NOWHERE)
  86. #define CONFIG_ENV_SIZE 0x2000
  87. #else
  88. #define CONFIG_ENV_IS_IN_FLASH
  89. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE \
  90. - CONFIG_ENV_SECT_SIZE)
  91. #define CONFIG_ENV_SIZE 0x2000
  92. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  93. #endif
  94. #ifndef __ASSEMBLY__
  95. unsigned long get_board_sys_clk(unsigned long dummy);
  96. #endif
  97. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
  98. /*
  99. * These can be toggled for performance analysis, otherwise use default.
  100. */
  101. #define CONFIG_SYS_CACHE_STASHING
  102. #define CONFIG_BACKSIDE_L2_CACHE
  103. #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
  104. #define CONFIG_BTB /* toggle branch predition */
  105. #define CONFIG_ENABLE_36BIT_PHYS
  106. #ifdef CONFIG_PHYS_64BIT
  107. #define CONFIG_ADDR_MAP
  108. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  109. #endif
  110. #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
  111. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  112. #define CONFIG_SYS_MEMTEST_END 0x00400000
  113. #define CONFIG_SYS_ALT_MEMTEST
  114. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  115. /*
  116. * Config the L3 Cache as L3 SRAM
  117. */
  118. #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
  119. #ifdef CONFIG_PHYS_64BIT
  120. #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
  121. CONFIG_RAMBOOT_TEXT_BASE)
  122. #else
  123. #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
  124. #endif
  125. #define CONFIG_SYS_L3_SIZE (1024 << 10)
  126. #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
  127. #ifdef CONFIG_PHYS_64BIT
  128. #define CONFIG_SYS_DCSRBAR 0xf0000000
  129. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  130. #endif
  131. /* EEPROM */
  132. #define CONFIG_ID_EEPROM
  133. #define CONFIG_SYS_I2C_EEPROM_NXID
  134. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  135. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  136. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  137. /*
  138. * DDR Setup
  139. */
  140. #define CONFIG_VERY_BIG_RAM
  141. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  142. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  143. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  144. #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
  145. #define CONFIG_DDR_SPD
  146. #define CONFIG_SYS_SPD_BUS_NUM 0
  147. #define SPD_EEPROM_ADDRESS 0x52
  148. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  149. /*
  150. * Local Bus Definitions
  151. */
  152. /* Set the local bus clock 1/8 of platform clock */
  153. #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
  154. /*
  155. * This board doesn't have a promjet connector.
  156. * However, it uses commone corenet board LAW and TLB.
  157. * It is necessary to use the same start address with proper offset.
  158. */
  159. #define CONFIG_SYS_FLASH_BASE 0xe0000000
  160. #ifdef CONFIG_PHYS_64BIT
  161. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  162. #else
  163. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  164. #endif
  165. #define CONFIG_SYS_FLASH_BR_PRELIM \
  166. (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
  167. BR_PS_16 | BR_V)
  168. #define CONFIG_SYS_FLASH_OR_PRELIM \
  169. ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
  170. | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
  171. #define CONFIG_FSL_CPLD
  172. #define CPLD_BASE 0xffdf0000 /* CPLD registers */
  173. #ifdef CONFIG_PHYS_64BIT
  174. #define CPLD_BASE_PHYS 0xfffdf0000ull
  175. #else
  176. #define CPLD_BASE_PHYS CPLD_BASE
  177. #endif
  178. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
  179. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  180. #define PIXIS_LBMAP_SWITCH 7
  181. #define PIXIS_LBMAP_MASK 0xf0
  182. #define PIXIS_LBMAP_SHIFT 4
  183. #define PIXIS_LBMAP_ALTBANK 0x40
  184. #define CONFIG_SYS_FLASH_QUIET_TEST
  185. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  186. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  187. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  188. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Erase Timeout (ms) */
  189. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (ms) */
  190. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  191. #if defined(CONFIG_RAMBOOT_PBL)
  192. #define CONFIG_SYS_RAMBOOT
  193. #endif
  194. #define CONFIG_NAND_FSL_ELBC
  195. /* Nand Flash */
  196. #ifdef CONFIG_NAND_FSL_ELBC
  197. #define CONFIG_SYS_NAND_BASE 0xffa00000
  198. #ifdef CONFIG_PHYS_64BIT
  199. #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
  200. #else
  201. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  202. #endif
  203. #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
  204. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  205. #define CONFIG_CMD_NAND
  206. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  207. /* NAND flash config */
  208. #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  209. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  210. | BR_PS_8 /* Port Size = 8 bit */ \
  211. | BR_MS_FCM /* MSEL = FCM */ \
  212. | BR_V) /* valid */
  213. #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
  214. | OR_FCM_PGS /* Large Page*/ \
  215. | OR_FCM_CSCT \
  216. | OR_FCM_CST \
  217. | OR_FCM_CHT \
  218. | OR_FCM_SCY_1 \
  219. | OR_FCM_TRLX \
  220. | OR_FCM_EHTR)
  221. #ifdef CONFIG_NAND
  222. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  223. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  224. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
  225. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
  226. #else
  227. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
  228. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
  229. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  230. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  231. #endif
  232. #else
  233. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
  234. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
  235. #endif /* CONFIG_NAND_FSL_ELBC */
  236. #define CONFIG_SYS_FLASH_EMPTY_INFO
  237. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  238. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
  239. #define CONFIG_BOARD_EARLY_INIT_F
  240. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  241. #define CONFIG_MISC_INIT_R
  242. #define CONFIG_HWCONFIG
  243. /* define to use L1 as initial stack */
  244. #define CONFIG_L1_INIT_RAM
  245. #define CONFIG_SYS_INIT_RAM_LOCK
  246. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  247. #ifdef CONFIG_PHYS_64BIT
  248. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  249. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
  250. /* The assembler doesn't like typecast */
  251. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  252. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  253. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  254. #else
  255. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
  256. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  257. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  258. #endif
  259. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  260. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  261. GENERATED_GBL_DATA_SIZE)
  262. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  263. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  264. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
  265. /* Serial Port - controlled on board with jumper J8
  266. * open - index 2
  267. * shorted - index 1
  268. */
  269. #define CONFIG_CONS_INDEX 1
  270. #define CONFIG_SYS_NS16550_SERIAL
  271. #define CONFIG_SYS_NS16550_REG_SIZE 1
  272. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  273. #define CONFIG_SYS_BAUDRATE_TABLE \
  274. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  275. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  276. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  277. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  278. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  279. /* I2C */
  280. #define CONFIG_SYS_I2C
  281. #define CONFIG_SYS_I2C_FSL
  282. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  283. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  284. #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
  285. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  286. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  287. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
  288. /*
  289. * RapidIO
  290. */
  291. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
  292. #ifdef CONFIG_PHYS_64BIT
  293. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
  294. #else
  295. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
  296. #endif
  297. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
  298. #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
  299. #ifdef CONFIG_PHYS_64BIT
  300. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
  301. #else
  302. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
  303. #endif
  304. #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
  305. /*
  306. * for slave u-boot IMAGE instored in master memory space,
  307. * PHYS must be aligned based on the SIZE
  308. */
  309. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
  310. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
  311. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
  312. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
  313. /*
  314. * for slave UCODE and ENV instored in master memory space,
  315. * PHYS must be aligned based on the SIZE
  316. */
  317. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
  318. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
  319. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
  320. /* slave core release by master*/
  321. #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
  322. #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
  323. /*
  324. * SRIO_PCIE_BOOT - SLAVE
  325. */
  326. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  327. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
  328. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
  329. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
  330. #endif
  331. /*
  332. * eSPI - Enhanced SPI
  333. */
  334. #define CONFIG_SF_DEFAULT_SPEED 10000000
  335. #define CONFIG_SF_DEFAULT_MODE 0
  336. /*
  337. * General PCI
  338. * Memory space is mapped 1-1, but I/O space must start from 0.
  339. */
  340. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  341. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  342. #ifdef CONFIG_PHYS_64BIT
  343. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  344. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  345. #else
  346. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  347. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
  348. #endif
  349. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  350. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  351. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  352. #ifdef CONFIG_PHYS_64BIT
  353. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  354. #else
  355. #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
  356. #endif
  357. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  358. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  359. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  360. #ifdef CONFIG_PHYS_64BIT
  361. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  362. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  363. #else
  364. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  365. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  366. #endif
  367. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  368. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  369. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  370. #ifdef CONFIG_PHYS_64BIT
  371. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  372. #else
  373. #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
  374. #endif
  375. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  376. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  377. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
  378. #ifdef CONFIG_PHYS_64BIT
  379. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  380. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
  381. #else
  382. #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
  383. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
  384. #endif
  385. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  386. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  387. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  388. #ifdef CONFIG_PHYS_64BIT
  389. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  390. #else
  391. #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
  392. #endif
  393. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  394. /* Qman/Bman */
  395. #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
  396. #define CONFIG_SYS_BMAN_NUM_PORTALS 10
  397. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  398. #ifdef CONFIG_PHYS_64BIT
  399. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  400. #else
  401. #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
  402. #endif
  403. #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
  404. #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
  405. #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
  406. #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
  407. #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  408. #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
  409. CONFIG_SYS_BMAN_CENA_SIZE)
  410. #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  411. #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
  412. #define CONFIG_SYS_QMAN_NUM_PORTALS 10
  413. #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
  414. #ifdef CONFIG_PHYS_64BIT
  415. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
  416. #else
  417. #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
  418. #endif
  419. #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
  420. #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
  421. #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
  422. #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
  423. #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  424. #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
  425. CONFIG_SYS_QMAN_CENA_SIZE)
  426. #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  427. #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
  428. #define CONFIG_SYS_DPAA_FMAN
  429. #define CONFIG_SYS_DPAA_PME
  430. /* Default address of microcode for the Linux Fman driver */
  431. #if defined(CONFIG_SPIFLASH)
  432. /*
  433. * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
  434. * env, so we got 0x110000.
  435. */
  436. #define CONFIG_SYS_QE_FW_IN_SPIFLASH
  437. #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
  438. #elif defined(CONFIG_SDCARD)
  439. /*
  440. * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
  441. * about 825KB (1650 blocks), Env is stored after the image, and the env size is
  442. * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
  443. */
  444. #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
  445. #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
  446. #elif defined(CONFIG_NAND)
  447. #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
  448. #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
  449. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  450. /*
  451. * Slave has no ucode locally, it can fetch this from remote. When implementing
  452. * in two corenet boards, slave's ucode could be stored in master's memory
  453. * space, the address can be mapped from slave TLB->slave LAW->
  454. * slave SRIO or PCIE outbound window->master inbound window->
  455. * master LAW->the ucode address in master's memory space.
  456. */
  457. #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
  458. #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
  459. #else
  460. #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
  461. #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
  462. #endif
  463. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  464. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  465. #ifdef CONFIG_SYS_DPAA_FMAN
  466. #define CONFIG_FMAN_ENET
  467. #define CONFIG_PHYLIB_10G
  468. #define CONFIG_PHY_VITESSE
  469. #define CONFIG_PHY_TERANETICS
  470. #endif
  471. #ifdef CONFIG_PCI
  472. #define CONFIG_PCI_INDIRECT_BRIDGE
  473. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  474. #define CONFIG_DOS_PARTITION
  475. #endif /* CONFIG_PCI */
  476. /* SATA */
  477. #define CONFIG_FSL_SATA_V2
  478. #ifdef CONFIG_FSL_SATA_V2
  479. #define CONFIG_FSL_SATA
  480. #define CONFIG_LIBATA
  481. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  482. #define CONFIG_SATA1
  483. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  484. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  485. #define CONFIG_SATA2
  486. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  487. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  488. #define CONFIG_LBA48
  489. #define CONFIG_CMD_SATA
  490. #define CONFIG_DOS_PARTITION
  491. #endif
  492. #ifdef CONFIG_FMAN_ENET
  493. #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
  494. #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
  495. #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
  496. #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
  497. #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
  498. #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
  499. #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
  500. #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
  501. #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
  502. #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0
  503. #define CONFIG_SYS_TBIPA_VALUE 8
  504. #define CONFIG_MII /* MII PHY management */
  505. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  506. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  507. #endif
  508. /*
  509. * Environment
  510. */
  511. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  512. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  513. /*
  514. * Command line configuration.
  515. */
  516. #define CONFIG_CMD_ERRATA
  517. #define CONFIG_CMD_IRQ
  518. #ifdef CONFIG_PCI
  519. #define CONFIG_CMD_PCI
  520. #endif
  521. /*
  522. * USB
  523. */
  524. #define CONFIG_HAS_FSL_DR_USB
  525. #define CONFIG_HAS_FSL_MPH_USB
  526. #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
  527. #define CONFIG_USB_EHCI
  528. #define CONFIG_USB_EHCI_FSL
  529. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  530. #endif
  531. #ifdef CONFIG_MMC
  532. #define CONFIG_FSL_ESDHC
  533. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  534. #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
  535. #define CONFIG_GENERIC_MMC
  536. #define CONFIG_DOS_PARTITION
  537. #endif
  538. /* Hash command with SHA acceleration supported in hardware */
  539. #ifdef CONFIG_FSL_CAAM
  540. #define CONFIG_CMD_HASH
  541. #define CONFIG_SHA_HW_ACCEL
  542. #endif
  543. /*
  544. * Miscellaneous configurable options
  545. */
  546. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  547. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  548. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  549. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  550. #ifdef CONFIG_CMD_KGDB
  551. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  552. #else
  553. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  554. #endif
  555. /* Print Buffer Size */
  556. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  557. sizeof(CONFIG_SYS_PROMPT)+16)
  558. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  559. /* Boot Argument Buffer Size */
  560. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  561. /*
  562. * For booting Linux, the board info and command line data
  563. * have to be in the first 64 MB of memory, since this is
  564. * the maximum mapped by the Linux kernel during initialization.
  565. */
  566. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
  567. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  568. #ifdef CONFIG_CMD_KGDB
  569. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  570. #endif
  571. /*
  572. * Environment Configuration
  573. */
  574. #define CONFIG_ROOTPATH "/opt/nfsroot"
  575. #define CONFIG_BOOTFILE "uImage"
  576. #define CONFIG_UBOOTPATH u-boot.bin
  577. /* default location for tftp and bootm */
  578. #define CONFIG_LOADADDR 1000000
  579. #define CONFIG_BAUDRATE 115200
  580. #define __USB_PHY_TYPE utmi
  581. #define CONFIG_EXTRA_ENV_SETTINGS \
  582. "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
  583. "bank_intlv=cs0_cs1\0" \
  584. "netdev=eth0\0" \
  585. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  586. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  587. "tftpflash=tftpboot $loadaddr $uboot && " \
  588. "protect off $ubootaddr +$filesize && " \
  589. "erase $ubootaddr +$filesize && " \
  590. "cp.b $loadaddr $ubootaddr $filesize && " \
  591. "protect on $ubootaddr +$filesize && " \
  592. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  593. "consoledev=ttyS0\0" \
  594. "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
  595. "usb_dr_mode=host\0" \
  596. "ramdiskaddr=2000000\0" \
  597. "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
  598. "fdtaddr=1e00000\0" \
  599. "fdtfile=p2041rdb/p2041rdb.dtb\0" \
  600. "bdev=sda3\0"
  601. #define CONFIG_HDBOOT \
  602. "setenv bootargs root=/dev/$bdev rw " \
  603. "console=$consoledev,$baudrate $othbootargs;" \
  604. "tftp $loadaddr $bootfile;" \
  605. "tftp $fdtaddr $fdtfile;" \
  606. "bootm $loadaddr - $fdtaddr"
  607. #define CONFIG_NFSBOOTCOMMAND \
  608. "setenv bootargs root=/dev/nfs rw " \
  609. "nfsroot=$serverip:$rootpath " \
  610. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  611. "console=$consoledev,$baudrate $othbootargs;" \
  612. "tftp $loadaddr $bootfile;" \
  613. "tftp $fdtaddr $fdtfile;" \
  614. "bootm $loadaddr - $fdtaddr"
  615. #define CONFIG_RAMBOOTCOMMAND \
  616. "setenv bootargs root=/dev/ram rw " \
  617. "console=$consoledev,$baudrate $othbootargs;" \
  618. "tftp $ramdiskaddr $ramdiskfile;" \
  619. "tftp $loadaddr $bootfile;" \
  620. "tftp $fdtaddr $fdtfile;" \
  621. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  622. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  623. #include <asm/fsl_secure_boot.h>
  624. #endif /* __CONFIG_H */