P1022DS.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713
  1. /*
  2. * Copyright 2010-2012 Freescale Semiconductor, Inc.
  3. * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
  4. * Timur Tabi <timur@freescale.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #ifndef __CONFIG_H
  9. #define __CONFIG_H
  10. #include "../board/freescale/common/ics307_clk.h"
  11. #ifdef CONFIG_SDCARD
  12. #define CONFIG_SPL_MMC_MINIMAL
  13. #define CONFIG_SPL_FLUSH_IMAGE
  14. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  15. #define CONFIG_SYS_TEXT_BASE 0x11001000
  16. #define CONFIG_SPL_TEXT_BASE 0xf8f81000
  17. #define CONFIG_SPL_PAD_TO 0x20000
  18. #define CONFIG_SPL_MAX_SIZE (128 * 1024)
  19. #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
  20. #define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
  21. #define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
  22. #define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
  23. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  24. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
  25. #define CONFIG_SPL_MMC_BOOT
  26. #ifdef CONFIG_SPL_BUILD
  27. #define CONFIG_SPL_COMMON_INIT_DDR
  28. #endif
  29. #endif
  30. #ifdef CONFIG_SPIFLASH
  31. #define CONFIG_SPL_SPI_FLASH_MINIMAL
  32. #define CONFIG_SPL_FLUSH_IMAGE
  33. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  34. #define CONFIG_SYS_TEXT_BASE 0x11001000
  35. #define CONFIG_SPL_TEXT_BASE 0xf8f81000
  36. #define CONFIG_SPL_PAD_TO 0x20000
  37. #define CONFIG_SPL_MAX_SIZE (128 * 1024)
  38. #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
  39. #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
  40. #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
  41. #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
  42. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  43. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
  44. #define CONFIG_SPL_SPI_BOOT
  45. #ifdef CONFIG_SPL_BUILD
  46. #define CONFIG_SPL_COMMON_INIT_DDR
  47. #endif
  48. #endif
  49. #define CONFIG_NAND_FSL_ELBC
  50. #define CONFIG_SYS_NAND_MAX_ECCPOS 56
  51. #define CONFIG_SYS_NAND_MAX_OOBFREE 5
  52. #ifdef CONFIG_NAND
  53. #ifdef CONFIG_TPL_BUILD
  54. #define CONFIG_SPL_NAND_BOOT
  55. #define CONFIG_SPL_FLUSH_IMAGE
  56. #define CONFIG_SPL_NAND_INIT
  57. #define CONFIG_SPL_COMMON_INIT_DDR
  58. #define CONFIG_SPL_MAX_SIZE (128 << 10)
  59. #define CONFIG_SPL_TEXT_BASE 0xf8f81000
  60. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  61. #define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
  62. #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
  63. #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
  64. #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
  65. #elif defined(CONFIG_SPL_BUILD)
  66. #define CONFIG_SPL_INIT_MINIMAL
  67. #define CONFIG_SPL_FLUSH_IMAGE
  68. #define CONFIG_SPL_TEXT_BASE 0xff800000
  69. #define CONFIG_SPL_MAX_SIZE 4096
  70. #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
  71. #define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
  72. #define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
  73. #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
  74. #endif
  75. #define CONFIG_SPL_PAD_TO 0x20000
  76. #define CONFIG_TPL_PAD_TO 0x20000
  77. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  78. #define CONFIG_SYS_TEXT_BASE 0x11001000
  79. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
  80. #endif
  81. /* High Level Configuration Options */
  82. #define CONFIG_MP /* support multiple processors */
  83. #ifndef CONFIG_SYS_TEXT_BASE
  84. #define CONFIG_SYS_TEXT_BASE 0xeff40000
  85. #endif
  86. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  87. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  88. #endif
  89. #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
  90. #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
  91. #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
  92. #define CONFIG_PCIE3 /* PCIE controller 3 (ULI bridge) */
  93. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  94. #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
  95. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  96. #define CONFIG_ENABLE_36BIT_PHYS
  97. #ifdef CONFIG_PHYS_64BIT
  98. #define CONFIG_ADDR_MAP
  99. #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
  100. #endif
  101. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
  102. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
  103. #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
  104. /*
  105. * These can be toggled for performance analysis, otherwise use default.
  106. */
  107. #define CONFIG_L2_CACHE
  108. #define CONFIG_BTB
  109. #define CONFIG_SYS_MEMTEST_START 0x00000000
  110. #define CONFIG_SYS_MEMTEST_END 0x7fffffff
  111. #define CONFIG_SYS_CCSRBAR 0xffe00000
  112. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  113. /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
  114. SPL code*/
  115. #ifdef CONFIG_SPL_BUILD
  116. #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
  117. #endif
  118. /* DDR Setup */
  119. #define CONFIG_DDR_SPD
  120. #define CONFIG_VERY_BIG_RAM
  121. #ifdef CONFIG_DDR_ECC
  122. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  123. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  124. #endif
  125. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  126. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  127. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  128. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  129. /* I2C addresses of SPD EEPROMs */
  130. #define CONFIG_SYS_SPD_BUS_NUM 1
  131. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  132. /* These are used when DDR doesn't use SPD. */
  133. #define CONFIG_SYS_SDRAM_SIZE 2048
  134. #define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
  135. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
  136. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
  137. #define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
  138. #define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202
  139. #define CONFIG_SYS_DDR_TIMING_3 0x00010000
  140. #define CONFIG_SYS_DDR_TIMING_0 0x40110104
  141. #define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746
  142. #define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca
  143. #define CONFIG_SYS_DDR_MODE_1 0x00441221
  144. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  145. #define CONFIG_SYS_DDR_INTERVAL 0x0a280100
  146. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  147. #define CONFIG_SYS_DDR_CLK_CTRL 0x02800000
  148. #define CONFIG_SYS_DDR_CONTROL 0xc7000008
  149. #define CONFIG_SYS_DDR_CONTROL_2 0x24401041
  150. #define CONFIG_SYS_DDR_TIMING_4 0x00220001
  151. #define CONFIG_SYS_DDR_TIMING_5 0x02401400
  152. #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
  153. #define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608
  154. /*
  155. * Memory map
  156. *
  157. * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
  158. * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable
  159. * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
  160. *
  161. * Localbus cacheable (TBD)
  162. * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
  163. *
  164. * Localbus non-cacheable
  165. * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
  166. * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
  167. * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable
  168. * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
  169. * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
  170. * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
  171. */
  172. /*
  173. * Local Bus Definitions
  174. */
  175. #define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */
  176. #ifdef CONFIG_PHYS_64BIT
  177. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
  178. #else
  179. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  180. #endif
  181. #define CONFIG_FLASH_BR_PRELIM \
  182. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
  183. #define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7)
  184. #ifdef CONFIG_NAND
  185. #define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  186. #define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  187. #else
  188. #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  189. #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  190. #endif
  191. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
  192. #define CONFIG_SYS_FLASH_QUIET_TEST
  193. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  194. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  195. #define CONFIG_SYS_MAX_FLASH_SECT 1024
  196. #ifndef CONFIG_SYS_MONITOR_BASE
  197. #ifdef CONFIG_SPL_BUILD
  198. #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
  199. #else
  200. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  201. #endif
  202. #endif
  203. #define CONFIG_FLASH_CFI_DRIVER
  204. #define CONFIG_SYS_FLASH_CFI
  205. #define CONFIG_SYS_FLASH_EMPTY_INFO
  206. /* Nand Flash */
  207. #if defined(CONFIG_NAND_FSL_ELBC)
  208. #define CONFIG_SYS_NAND_BASE 0xff800000
  209. #ifdef CONFIG_PHYS_64BIT
  210. #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
  211. #else
  212. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  213. #endif
  214. #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
  215. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  216. #define CONFIG_CMD_NAND 1
  217. #define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
  218. #define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
  219. /* NAND flash config */
  220. #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  221. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  222. | BR_PS_8 /* Port Size = 8 bit */ \
  223. | BR_MS_FCM /* MSEL = FCM */ \
  224. | BR_V) /* valid */
  225. #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \
  226. | OR_FCM_PGS /* Large Page*/ \
  227. | OR_FCM_CSCT \
  228. | OR_FCM_CST \
  229. | OR_FCM_CHT \
  230. | OR_FCM_SCY_1 \
  231. | OR_FCM_TRLX \
  232. | OR_FCM_EHTR)
  233. #ifdef CONFIG_NAND
  234. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  235. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  236. #else
  237. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  238. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  239. #endif
  240. #endif /* CONFIG_NAND_FSL_ELBC */
  241. #define CONFIG_BOARD_EARLY_INIT_F
  242. #define CONFIG_BOARD_EARLY_INIT_R
  243. #define CONFIG_MISC_INIT_R
  244. #define CONFIG_HWCONFIG
  245. #define CONFIG_FSL_NGPIXIS
  246. #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
  247. #ifdef CONFIG_PHYS_64BIT
  248. #define PIXIS_BASE_PHYS 0xfffdf0000ull
  249. #else
  250. #define PIXIS_BASE_PHYS PIXIS_BASE
  251. #endif
  252. #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
  253. #define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7)
  254. #define PIXIS_LBMAP_SWITCH 7
  255. #define PIXIS_LBMAP_MASK 0xF0
  256. #define PIXIS_LBMAP_ALTBANK 0x20
  257. #define PIXIS_SPD 0x07
  258. #define PIXIS_SPD_SYSCLK_MASK 0x07
  259. #define PIXIS_ELBC_SPI_MASK 0xc0
  260. #define PIXIS_SPI 0x80
  261. #define CONFIG_SYS_INIT_RAM_LOCK
  262. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  263. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
  264. #define CONFIG_SYS_GBL_DATA_OFFSET \
  265. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  266. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  267. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  268. #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
  269. /*
  270. * Config the L2 Cache as L2 SRAM
  271. */
  272. #if defined(CONFIG_SPL_BUILD)
  273. #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
  274. #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
  275. #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
  276. #define CONFIG_SYS_L2_SIZE (256 << 10)
  277. #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
  278. #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
  279. #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
  280. #define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
  281. #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
  282. #define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
  283. #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
  284. #elif defined(CONFIG_NAND)
  285. #ifdef CONFIG_TPL_BUILD
  286. #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
  287. #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
  288. #define CONFIG_SYS_L2_SIZE (256 << 10)
  289. #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
  290. #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
  291. #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
  292. #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
  293. #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
  294. #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
  295. #else
  296. #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
  297. #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
  298. #define CONFIG_SYS_L2_SIZE (256 << 10)
  299. #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
  300. #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
  301. #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
  302. #endif
  303. #endif
  304. #endif
  305. /*
  306. * Serial Port
  307. */
  308. #define CONFIG_CONS_INDEX 1
  309. #define CONFIG_SYS_NS16550_SERIAL
  310. #define CONFIG_SYS_NS16550_REG_SIZE 1
  311. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  312. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
  313. #define CONFIG_NS16550_MIN_FUNCTIONS
  314. #endif
  315. #define CONFIG_SYS_BAUDRATE_TABLE \
  316. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  317. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  318. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  319. /* Video */
  320. #ifdef CONFIG_FSL_DIU_FB
  321. #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
  322. #define CONFIG_CMD_BMP
  323. #define CONFIG_VIDEO_LOGO
  324. #define CONFIG_VIDEO_BMP_LOGO
  325. #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
  326. /*
  327. * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
  328. * disable empty flash sector detection, which is I/O-intensive.
  329. */
  330. #undef CONFIG_SYS_FLASH_EMPTY_INFO
  331. #endif
  332. #ifndef CONFIG_FSL_DIU_FB
  333. #endif
  334. #ifdef CONFIG_ATI
  335. #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
  336. #define CONFIG_BIOSEMU
  337. #define CONFIG_ATI_RADEON_FB
  338. #define CONFIG_VIDEO_LOGO
  339. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
  340. #endif
  341. /* I2C */
  342. #define CONFIG_SYS_I2C
  343. #define CONFIG_SYS_I2C_FSL
  344. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  345. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  346. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  347. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  348. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  349. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
  350. #define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}}
  351. /*
  352. * I2C2 EEPROM
  353. */
  354. #define CONFIG_ID_EEPROM
  355. #define CONFIG_SYS_I2C_EEPROM_NXID
  356. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  357. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  358. #define CONFIG_SYS_EEPROM_BUS_NUM 1
  359. /*
  360. * eSPI - Enhanced SPI
  361. */
  362. #define CONFIG_HARD_SPI
  363. #define CONFIG_SF_DEFAULT_SPEED 10000000
  364. #define CONFIG_SF_DEFAULT_MODE 0
  365. /*
  366. * General PCI
  367. * Memory space is mapped 1-1, but I/O space must start from 0.
  368. */
  369. /* controller 1, Slot 2, tgtid 1, Base address a000 */
  370. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
  371. #ifdef CONFIG_PHYS_64BIT
  372. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  373. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
  374. #else
  375. #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
  376. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
  377. #endif
  378. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  379. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
  380. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  381. #ifdef CONFIG_PHYS_64BIT
  382. #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
  383. #else
  384. #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
  385. #endif
  386. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  387. /* controller 2, direct to uli, tgtid 2, Base address 9000 */
  388. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  389. #ifdef CONFIG_PHYS_64BIT
  390. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  391. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  392. #else
  393. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  394. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  395. #endif
  396. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  397. #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
  398. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  399. #ifdef CONFIG_PHYS_64BIT
  400. #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
  401. #else
  402. #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
  403. #endif
  404. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  405. /* controller 3, Slot 1, tgtid 3, Base address b000 */
  406. #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
  407. #ifdef CONFIG_PHYS_64BIT
  408. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  409. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
  410. #else
  411. #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
  412. #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
  413. #endif
  414. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  415. #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
  416. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  417. #ifdef CONFIG_PHYS_64BIT
  418. #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
  419. #else
  420. #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
  421. #endif
  422. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  423. #ifdef CONFIG_PCI
  424. #define CONFIG_PCI_INDIRECT_BRIDGE
  425. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  426. #endif
  427. /* SATA */
  428. #define CONFIG_LIBATA
  429. #define CONFIG_FSL_SATA
  430. #define CONFIG_FSL_SATA_V2
  431. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  432. #define CONFIG_SATA1
  433. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  434. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  435. #define CONFIG_SATA2
  436. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  437. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  438. #ifdef CONFIG_FSL_SATA
  439. #define CONFIG_LBA48
  440. #define CONFIG_CMD_SATA
  441. #define CONFIG_DOS_PARTITION
  442. #endif
  443. #ifdef CONFIG_MMC
  444. #define CONFIG_FSL_ESDHC
  445. #define CONFIG_GENERIC_MMC
  446. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  447. #endif
  448. #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
  449. #define CONFIG_DOS_PARTITION
  450. #endif
  451. #define CONFIG_TSEC_ENET
  452. #ifdef CONFIG_TSEC_ENET
  453. #define CONFIG_TSECV2
  454. #define CONFIG_MII /* MII PHY management */
  455. #define CONFIG_TSEC1 1
  456. #define CONFIG_TSEC1_NAME "eTSEC1"
  457. #define CONFIG_TSEC2 1
  458. #define CONFIG_TSEC2_NAME "eTSEC2"
  459. #define TSEC1_PHY_ADDR 1
  460. #define TSEC2_PHY_ADDR 2
  461. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  462. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  463. #define TSEC1_PHYIDX 0
  464. #define TSEC2_PHYIDX 0
  465. #define CONFIG_ETHPRIME "eTSEC1"
  466. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  467. #endif
  468. /*
  469. * Dynamic MTD Partition support with mtdparts
  470. */
  471. #define CONFIG_MTD_DEVICE
  472. #define CONFIG_MTD_PARTITIONS
  473. #define CONFIG_CMD_MTDPARTS
  474. #define CONFIG_FLASH_CFI_MTD
  475. #ifdef CONFIG_PHYS_64BIT
  476. #define MTDIDS_DEFAULT "nor0=fe8000000.nor"
  477. #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:48m(ramdisk)," \
  478. "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
  479. "512k(dtb),768k(u-boot)"
  480. #else
  481. #define MTDIDS_DEFAULT "nor0=e8000000.nor"
  482. #define MTDPARTS_DEFAULT "mtdparts=e8000000.nor:48m(ramdisk)," \
  483. "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
  484. "512k(dtb),768k(u-boot)"
  485. #endif
  486. /*
  487. * Environment
  488. */
  489. #ifdef CONFIG_SPIFLASH
  490. #define CONFIG_ENV_IS_IN_SPI_FLASH
  491. #define CONFIG_ENV_SPI_BUS 0
  492. #define CONFIG_ENV_SPI_CS 0
  493. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  494. #define CONFIG_ENV_SPI_MODE 0
  495. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  496. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  497. #define CONFIG_ENV_SECT_SIZE 0x10000
  498. #elif defined(CONFIG_SDCARD)
  499. #define CONFIG_ENV_IS_IN_MMC
  500. #define CONFIG_FSL_FIXED_MMC_LOCATION
  501. #define CONFIG_ENV_SIZE 0x2000
  502. #define CONFIG_SYS_MMC_ENV_DEV 0
  503. #elif defined(CONFIG_NAND)
  504. #ifdef CONFIG_TPL_BUILD
  505. #define CONFIG_ENV_SIZE 0x2000
  506. #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
  507. #else
  508. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  509. #endif
  510. #define CONFIG_ENV_IS_IN_NAND
  511. #define CONFIG_ENV_OFFSET (1024 * 1024)
  512. #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
  513. #elif defined(CONFIG_SYS_RAMBOOT)
  514. #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
  515. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  516. #define CONFIG_ENV_SIZE 0x2000
  517. #else
  518. #define CONFIG_ENV_IS_IN_FLASH
  519. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  520. #define CONFIG_ENV_SIZE 0x2000
  521. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  522. #endif
  523. #define CONFIG_LOADS_ECHO
  524. #define CONFIG_SYS_LOADS_BAUD_CHANGE
  525. /*
  526. * Command line configuration.
  527. */
  528. #define CONFIG_CMD_ERRATA
  529. #define CONFIG_CMD_IRQ
  530. #define CONFIG_CMD_REGINFO
  531. #ifdef CONFIG_PCI
  532. #define CONFIG_CMD_PCI
  533. #endif
  534. /*
  535. * USB
  536. */
  537. #define CONFIG_HAS_FSL_DR_USB
  538. #ifdef CONFIG_HAS_FSL_DR_USB
  539. #define CONFIG_USB_EHCI
  540. #ifdef CONFIG_USB_EHCI
  541. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  542. #define CONFIG_USB_EHCI_FSL
  543. #endif
  544. #endif
  545. /*
  546. * Miscellaneous configurable options
  547. */
  548. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  549. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  550. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  551. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  552. #ifdef CONFIG_CMD_KGDB
  553. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  554. #else
  555. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  556. #endif
  557. /* Print Buffer Size */
  558. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  559. #define CONFIG_SYS_MAXARGS 16
  560. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  561. /*
  562. * For booting Linux, the board info and command line data
  563. * have to be in the first 64 MB of memory, since this is
  564. * the maximum mapped by the Linux kernel during initialization.
  565. */
  566. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
  567. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  568. #ifdef CONFIG_CMD_KGDB
  569. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  570. #endif
  571. /*
  572. * Environment Configuration
  573. */
  574. #define CONFIG_HOSTNAME p1022ds
  575. #define CONFIG_ROOTPATH "/opt/nfsroot"
  576. #define CONFIG_BOOTFILE "uImage"
  577. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  578. #define CONFIG_LOADADDR 1000000
  579. #define CONFIG_BAUDRATE 115200
  580. #define CONFIG_EXTRA_ENV_SETTINGS \
  581. "netdev=eth0\0" \
  582. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  583. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  584. "tftpflash=tftpboot $loadaddr $uboot && " \
  585. "protect off $ubootaddr +$filesize && " \
  586. "erase $ubootaddr +$filesize && " \
  587. "cp.b $loadaddr $ubootaddr $filesize && " \
  588. "protect on $ubootaddr +$filesize && " \
  589. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  590. "consoledev=ttyS0\0" \
  591. "ramdiskaddr=2000000\0" \
  592. "ramdiskfile=rootfs.ext2.gz.uboot\0" \
  593. "fdtaddr=1e00000\0" \
  594. "fdtfile=p1022ds.dtb\0" \
  595. "bdev=sda3\0" \
  596. "hwconfig=esdhc;audclk:12\0"
  597. #define CONFIG_HDBOOT \
  598. "setenv bootargs root=/dev/$bdev rw " \
  599. "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
  600. "tftp $loadaddr $bootfile;" \
  601. "tftp $fdtaddr $fdtfile;" \
  602. "bootm $loadaddr - $fdtaddr"
  603. #define CONFIG_NFSBOOTCOMMAND \
  604. "setenv bootargs root=/dev/nfs rw " \
  605. "nfsroot=$serverip:$rootpath " \
  606. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  607. "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
  608. "tftp $loadaddr $bootfile;" \
  609. "tftp $fdtaddr $fdtfile;" \
  610. "bootm $loadaddr - $fdtaddr"
  611. #define CONFIG_RAMBOOTCOMMAND \
  612. "setenv bootargs root=/dev/ram rw " \
  613. "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
  614. "tftp $ramdiskaddr $ramdiskfile;" \
  615. "tftp $loadaddr $bootfile;" \
  616. "tftp $fdtaddr $fdtfile;" \
  617. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  618. #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
  619. #endif