MPC8641HPCN.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698
  1. /*
  2. * Copyright 2006, 2010-2011 Freescale Semiconductor.
  3. *
  4. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. /*
  9. * MPC8641HPCN board configuration file
  10. *
  11. * Make sure you change the MAC address and other network params first,
  12. * search for CONFIG_SERVERIP, etc. in this file.
  13. */
  14. #ifndef __CONFIG_H
  15. #define __CONFIG_H
  16. /* High Level Configuration Options */
  17. #define CONFIG_MP 1 /* support multiple processors */
  18. #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
  19. #define CONFIG_ADDR_MAP 1 /* Use addr map */
  20. /*
  21. * default CCSRBAR is at 0xff700000
  22. * assume U-Boot is less than 0.5MB
  23. */
  24. #define CONFIG_SYS_TEXT_BASE 0xeff00000
  25. #ifdef RUN_DIAG
  26. #define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
  27. #endif
  28. /*
  29. * virtual address to be used for temporary mappings. There
  30. * should be 128k free at this VA.
  31. */
  32. #define CONFIG_SYS_SCRATCH_VA 0xe0000000
  33. #define CONFIG_SYS_SRIO
  34. #define CONFIG_SRIO1 /* SRIO port 1 */
  35. #define CONFIG_PCIE1 1 /* PCIE controller 1 (ULI bridge) */
  36. #define CONFIG_PCIE2 1 /* PCIE controller 2 (slot) */
  37. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  38. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  39. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  40. #define CONFIG_ENV_OVERWRITE
  41. #define CONFIG_BAT_RW 1 /* Use common BAT rw code */
  42. #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
  43. #define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
  44. #define CONFIG_ALTIVEC 1
  45. /*
  46. * L2CR setup -- make sure this is right for your board!
  47. */
  48. #define CONFIG_SYS_L2
  49. #define L2_INIT 0
  50. #define L2_ENABLE (L2CR_L2E)
  51. #ifndef CONFIG_SYS_CLK_FREQ
  52. #ifndef __ASSEMBLY__
  53. extern unsigned long get_board_sys_clk(unsigned long dummy);
  54. #endif
  55. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
  56. #endif
  57. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
  58. #define CONFIG_SYS_MEMTEST_END 0x00400000
  59. /*
  60. * With the exception of PCI Memory and Rapid IO, most devices will simply
  61. * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
  62. * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
  63. */
  64. #ifdef CONFIG_PHYS_64BIT
  65. #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
  66. #else
  67. #define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
  68. #endif
  69. /*
  70. * Base addresses -- Note these are effective addresses where the
  71. * actual resources get mapped (not physical addresses)
  72. */
  73. #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
  74. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  75. /* Physical addresses */
  76. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  77. #define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
  78. #define CONFIG_SYS_CCSRBAR_PHYS \
  79. PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
  80. CONFIG_SYS_CCSRBAR_PHYS_HIGH)
  81. #define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
  82. /*
  83. * DDR Setup
  84. */
  85. #undef CONFIG_FSL_DDR_INTERACTIVE
  86. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  87. #define CONFIG_DDR_SPD
  88. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  89. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  90. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  91. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  92. #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
  93. #define CONFIG_VERY_BIG_RAM
  94. #define CONFIG_DIMM_SLOTS_PER_CTLR 2
  95. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  96. /*
  97. * I2C addresses of SPD EEPROMs
  98. */
  99. #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
  100. #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
  101. #define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
  102. #define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
  103. /*
  104. * These are used when DDR doesn't use SPD.
  105. */
  106. #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
  107. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
  108. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
  109. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  110. #define CONFIG_SYS_DDR_TIMING_0 0x00260802
  111. #define CONFIG_SYS_DDR_TIMING_1 0x39357322
  112. #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
  113. #define CONFIG_SYS_DDR_MODE_1 0x00480432
  114. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  115. #define CONFIG_SYS_DDR_INTERVAL 0x06090100
  116. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  117. #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
  118. #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
  119. #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
  120. #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
  121. #define CONFIG_SYS_DDR_CONTROL2 0x04400000
  122. #define CONFIG_ID_EEPROM
  123. #define CONFIG_SYS_I2C_EEPROM_NXID
  124. #define CONFIG_ID_EEPROM
  125. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  126. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  127. #define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
  128. #define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
  129. #define CONFIG_SYS_FLASH_BASE_PHYS \
  130. PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
  131. CONFIG_SYS_PHYS_ADDR_HIGH)
  132. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
  133. #define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
  134. | 0x00001001) /* port size 16bit */
  135. #define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
  136. #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
  137. | 0x00001001) /* port size 16bit */
  138. #define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
  139. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
  140. | 0x00000801) /* port size 8bit */
  141. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
  142. /*
  143. * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
  144. * The PIXIS and CF by themselves aren't large enough to take up the 128k
  145. * required for the smallest BAT mapping, so there's a 64k hole.
  146. */
  147. #define CONFIG_SYS_LBC_BASE 0xffde0000
  148. #define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
  149. #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
  150. #define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
  151. #define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
  152. #define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
  153. CONFIG_SYS_PHYS_ADDR_HIGH)
  154. #define PIXIS_SIZE 0x00008000 /* 32k */
  155. #define PIXIS_ID 0x0 /* Board ID at offset 0 */
  156. #define PIXIS_VER 0x1 /* Board version at offset 1 */
  157. #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
  158. #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
  159. #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
  160. #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
  161. #define PIXIS_VCTL 0x10 /* VELA Control Register */
  162. #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
  163. #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
  164. #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
  165. #define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
  166. #define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
  167. #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
  168. #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
  169. #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
  170. #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
  171. #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
  172. /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
  173. #define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
  174. #define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
  175. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  176. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
  177. #undef CONFIG_SYS_FLASH_CHECKSUM
  178. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  179. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  180. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  181. #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
  182. #define CONFIG_FLASH_CFI_DRIVER
  183. #define CONFIG_SYS_FLASH_CFI
  184. #define CONFIG_SYS_FLASH_EMPTY_INFO
  185. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  186. #define CONFIG_SYS_RAMBOOT
  187. #else
  188. #undef CONFIG_SYS_RAMBOOT
  189. #endif
  190. #if defined(CONFIG_SYS_RAMBOOT)
  191. #undef CONFIG_SPD_EEPROM
  192. #define CONFIG_SYS_SDRAM_SIZE 256
  193. #endif
  194. #undef CONFIG_CLOCKS_IN_MHZ
  195. #define CONFIG_SYS_INIT_RAM_LOCK 1
  196. #ifndef CONFIG_SYS_INIT_RAM_LOCK
  197. #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
  198. #else
  199. #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
  200. #endif
  201. #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
  202. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  203. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  204. #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
  205. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  206. /* Serial Port */
  207. #define CONFIG_CONS_INDEX 1
  208. #define CONFIG_SYS_NS16550_SERIAL
  209. #define CONFIG_SYS_NS16550_REG_SIZE 1
  210. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  211. #define CONFIG_SYS_BAUDRATE_TABLE \
  212. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  213. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  214. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  215. /*
  216. * I2C
  217. */
  218. #define CONFIG_SYS_I2C
  219. #define CONFIG_SYS_I2C_FSL
  220. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  221. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  222. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
  223. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
  224. /*
  225. * RapidIO MMU
  226. */
  227. #define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
  228. #ifdef CONFIG_PHYS_64BIT
  229. #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
  230. #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
  231. #else
  232. #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
  233. #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
  234. #endif
  235. #define CONFIG_SYS_SRIO1_MEM_PHYS \
  236. PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
  237. CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
  238. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
  239. /*
  240. * General PCI
  241. * Addresses are mapped 1-1.
  242. */
  243. #define CONFIG_SYS_PCIE1_NAME "ULI"
  244. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  245. #ifdef CONFIG_PHYS_64BIT
  246. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  247. #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
  248. #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
  249. #else
  250. #define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
  251. #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
  252. #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
  253. #endif
  254. #define CONFIG_SYS_PCIE1_MEM_PHYS \
  255. PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
  256. CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
  257. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  258. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  259. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
  260. #define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
  261. #define CONFIG_SYS_PCIE1_IO_PHYS \
  262. PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
  263. CONFIG_SYS_PHYS_ADDR_HIGH)
  264. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
  265. #ifdef CONFIG_PHYS_64BIT
  266. /*
  267. * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
  268. * This will increase the amount of PCI address space available for
  269. * for mapping RAM.
  270. */
  271. #define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
  272. #else
  273. #define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
  274. + CONFIG_SYS_PCIE1_MEM_SIZE)
  275. #endif
  276. #define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
  277. + CONFIG_SYS_PCIE1_MEM_SIZE)
  278. #define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
  279. + CONFIG_SYS_PCIE1_MEM_SIZE)
  280. #define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
  281. #define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
  282. + CONFIG_SYS_PCIE1_MEM_SIZE)
  283. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  284. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  285. #define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
  286. + CONFIG_SYS_PCIE1_IO_SIZE)
  287. #define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
  288. + CONFIG_SYS_PCIE1_IO_SIZE)
  289. #define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
  290. + CONFIG_SYS_PCIE1_IO_SIZE)
  291. #define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
  292. #if defined(CONFIG_PCI)
  293. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  294. #undef CONFIG_EEPRO100
  295. #undef CONFIG_TULIP
  296. /************************************************************
  297. * USB support
  298. ************************************************************/
  299. #define CONFIG_PCI_OHCI 1
  300. #define CONFIG_USB_OHCI_NEW 1
  301. #define CONFIG_SYS_USB_EVENT_POLL 1
  302. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
  303. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  304. #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
  305. /*PCIE video card used*/
  306. #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
  307. /*PCI video card used*/
  308. /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
  309. /* video */
  310. #if defined(CONFIG_VIDEO)
  311. #define CONFIG_BIOSEMU
  312. #define CONFIG_ATI_RADEON_FB
  313. #define CONFIG_VIDEO_LOGO
  314. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
  315. #endif
  316. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  317. #define CONFIG_DOS_PARTITION
  318. #define CONFIG_SCSI_AHCI
  319. #ifdef CONFIG_SCSI_AHCI
  320. #define CONFIG_LIBATA
  321. #define CONFIG_SATA_ULI5288
  322. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
  323. #define CONFIG_SYS_SCSI_MAX_LUN 1
  324. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
  325. #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
  326. #endif
  327. #endif /* CONFIG_PCI */
  328. #if defined(CONFIG_TSEC_ENET)
  329. #define CONFIG_MII 1 /* MII PHY management */
  330. #define CONFIG_TSEC1 1
  331. #define CONFIG_TSEC1_NAME "eTSEC1"
  332. #define CONFIG_TSEC2 1
  333. #define CONFIG_TSEC2_NAME "eTSEC2"
  334. #define CONFIG_TSEC3 1
  335. #define CONFIG_TSEC3_NAME "eTSEC3"
  336. #define CONFIG_TSEC4 1
  337. #define CONFIG_TSEC4_NAME "eTSEC4"
  338. #define TSEC1_PHY_ADDR 0
  339. #define TSEC2_PHY_ADDR 1
  340. #define TSEC3_PHY_ADDR 2
  341. #define TSEC4_PHY_ADDR 3
  342. #define TSEC1_PHYIDX 0
  343. #define TSEC2_PHYIDX 0
  344. #define TSEC3_PHYIDX 0
  345. #define TSEC4_PHYIDX 0
  346. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  347. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  348. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  349. #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  350. #define CONFIG_ETHPRIME "eTSEC1"
  351. #endif /* CONFIG_TSEC_ENET */
  352. #ifdef CONFIG_PHYS_64BIT
  353. #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
  354. #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
  355. /* Put physical address into the BAT format */
  356. #define BAT_PHYS_ADDR(low, high) \
  357. (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
  358. /* Convert high/low pairs to actual 64-bit value */
  359. #define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
  360. #else
  361. /* 32-bit systems just ignore the "high" bits */
  362. #define BAT_PHYS_ADDR(low, high) (low)
  363. #define PAIRED_PHYS_TO_PHYS(low, high) (low)
  364. #endif
  365. /*
  366. * BAT0 DDR
  367. */
  368. #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
  369. #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
  370. /*
  371. * BAT1 LBC (PIXIS/CF)
  372. */
  373. #define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
  374. CONFIG_SYS_PHYS_ADDR_HIGH) \
  375. | BATL_PP_RW | BATL_CACHEINHIBIT | \
  376. BATL_GUARDEDSTORAGE)
  377. #define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
  378. | BATU_VS | BATU_VP)
  379. #define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
  380. CONFIG_SYS_PHYS_ADDR_HIGH) \
  381. | BATL_PP_RW | BATL_MEMCOHERENCE)
  382. #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
  383. /* if CONFIG_PCI:
  384. * BAT2 PCIE1 and PCIE1 MEM
  385. * if CONFIG_RIO
  386. * BAT2 Rapidio Memory
  387. */
  388. #ifdef CONFIG_PCI
  389. #define CONFIG_PCI_INDIRECT_BRIDGE
  390. #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
  391. CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
  392. | BATL_PP_RW | BATL_CACHEINHIBIT \
  393. | BATL_GUARDEDSTORAGE)
  394. #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
  395. | BATU_VS | BATU_VP)
  396. #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
  397. CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
  398. | BATL_PP_RW | BATL_CACHEINHIBIT)
  399. #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
  400. #else /* CONFIG_RIO */
  401. #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
  402. CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
  403. | BATL_PP_RW | BATL_CACHEINHIBIT | \
  404. BATL_GUARDEDSTORAGE)
  405. #define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
  406. | BATU_VS | BATU_VP)
  407. #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
  408. CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
  409. | BATL_PP_RW | BATL_CACHEINHIBIT)
  410. #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
  411. #endif
  412. /*
  413. * BAT3 CCSR Space
  414. */
  415. #define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
  416. CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
  417. | BATL_PP_RW | BATL_CACHEINHIBIT \
  418. | BATL_GUARDEDSTORAGE)
  419. #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
  420. | BATU_VP)
  421. #define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
  422. CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
  423. | BATL_PP_RW | BATL_CACHEINHIBIT)
  424. #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
  425. #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
  426. #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
  427. | BATL_PP_RW | BATL_CACHEINHIBIT \
  428. | BATL_GUARDEDSTORAGE)
  429. #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
  430. | BATU_BL_1M | BATU_VS | BATU_VP)
  431. #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
  432. | BATL_PP_RW | BATL_CACHEINHIBIT)
  433. #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
  434. #endif
  435. /*
  436. * BAT4 PCIE1_IO and PCIE2_IO
  437. */
  438. #define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
  439. CONFIG_SYS_PHYS_ADDR_HIGH) \
  440. | BATL_PP_RW | BATL_CACHEINHIBIT \
  441. | BATL_GUARDEDSTORAGE)
  442. #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
  443. | BATU_VS | BATU_VP)
  444. #define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
  445. CONFIG_SYS_PHYS_ADDR_HIGH) \
  446. | BATL_PP_RW | BATL_CACHEINHIBIT)
  447. #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
  448. /*
  449. * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
  450. */
  451. #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
  452. #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  453. #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
  454. #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
  455. /*
  456. * BAT6 FLASH
  457. */
  458. #define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
  459. CONFIG_SYS_PHYS_ADDR_HIGH) \
  460. | BATL_PP_RW | BATL_CACHEINHIBIT \
  461. | BATL_GUARDEDSTORAGE)
  462. #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
  463. | BATU_VP)
  464. #define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
  465. CONFIG_SYS_PHYS_ADDR_HIGH) \
  466. | BATL_PP_RW | BATL_MEMCOHERENCE)
  467. #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
  468. /* Map the last 1M of flash where we're running from reset */
  469. #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
  470. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  471. #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
  472. #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
  473. | BATL_MEMCOHERENCE)
  474. #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
  475. /*
  476. * BAT7 FREE - used later for tmp mappings
  477. */
  478. #define CONFIG_SYS_DBAT7L 0x00000000
  479. #define CONFIG_SYS_DBAT7U 0x00000000
  480. #define CONFIG_SYS_IBAT7L 0x00000000
  481. #define CONFIG_SYS_IBAT7U 0x00000000
  482. /*
  483. * Environment
  484. */
  485. #ifndef CONFIG_SYS_RAMBOOT
  486. #define CONFIG_ENV_IS_IN_FLASH 1
  487. #define CONFIG_ENV_ADDR \
  488. (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  489. #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
  490. #else
  491. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  492. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  493. #endif
  494. #define CONFIG_ENV_SIZE 0x2000
  495. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  496. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  497. /*
  498. * BOOTP options
  499. */
  500. #define CONFIG_BOOTP_BOOTFILESIZE
  501. #define CONFIG_BOOTP_BOOTPATH
  502. #define CONFIG_BOOTP_GATEWAY
  503. #define CONFIG_BOOTP_HOSTNAME
  504. /*
  505. * Command line configuration.
  506. */
  507. #define CONFIG_CMD_REGINFO
  508. #if defined(CONFIG_PCI)
  509. #define CONFIG_CMD_PCI
  510. #define CONFIG_SCSI
  511. #endif
  512. #undef CONFIG_WATCHDOG /* watchdog disabled */
  513. /*
  514. * Miscellaneous configurable options
  515. */
  516. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  517. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  518. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  519. #if defined(CONFIG_CMD_KGDB)
  520. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  521. #else
  522. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  523. #endif
  524. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  525. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  526. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  527. /*
  528. * For booting Linux, the board info and command line data
  529. * have to be in the first 8 MB of memory, since this is
  530. * the maximum mapped by the Linux kernel during initialization.
  531. */
  532. #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
  533. #define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
  534. #if defined(CONFIG_CMD_KGDB)
  535. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  536. #endif
  537. /*
  538. * Environment Configuration
  539. */
  540. #define CONFIG_HAS_ETH0 1
  541. #define CONFIG_HAS_ETH1 1
  542. #define CONFIG_HAS_ETH2 1
  543. #define CONFIG_HAS_ETH3 1
  544. #define CONFIG_IPADDR 192.168.1.100
  545. #define CONFIG_HOSTNAME unknown
  546. #define CONFIG_ROOTPATH "/opt/nfsroot"
  547. #define CONFIG_BOOTFILE "uImage"
  548. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  549. #define CONFIG_SERVERIP 192.168.1.1
  550. #define CONFIG_GATEWAYIP 192.168.1.1
  551. #define CONFIG_NETMASK 255.255.255.0
  552. /* default location for tftp and bootm */
  553. #define CONFIG_LOADADDR 0x10000000
  554. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  555. #define CONFIG_BAUDRATE 115200
  556. #define CONFIG_EXTRA_ENV_SETTINGS \
  557. "netdev=eth0\0" \
  558. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  559. "tftpflash=tftpboot $loadaddr $uboot; " \
  560. "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
  561. " +$filesize; " \
  562. "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
  563. " +$filesize; " \
  564. "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
  565. " $filesize; " \
  566. "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
  567. " +$filesize; " \
  568. "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
  569. " $filesize\0" \
  570. "consoledev=ttyS0\0" \
  571. "ramdiskaddr=0x18000000\0" \
  572. "ramdiskfile=your.ramdisk.u-boot\0" \
  573. "fdtaddr=0x17c00000\0" \
  574. "fdtfile=mpc8641_hpcn.dtb\0" \
  575. "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
  576. "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
  577. "maxcpus=2"
  578. #define CONFIG_NFSBOOTCOMMAND \
  579. "setenv bootargs root=/dev/nfs rw " \
  580. "nfsroot=$serverip:$rootpath " \
  581. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  582. "console=$consoledev,$baudrate $othbootargs;" \
  583. "tftp $loadaddr $bootfile;" \
  584. "tftp $fdtaddr $fdtfile;" \
  585. "bootm $loadaddr - $fdtaddr"
  586. #define CONFIG_RAMBOOTCOMMAND \
  587. "setenv bootargs root=/dev/ram rw " \
  588. "console=$consoledev,$baudrate $othbootargs;" \
  589. "tftp $ramdiskaddr $ramdiskfile;" \
  590. "tftp $loadaddr $bootfile;" \
  591. "tftp $fdtaddr $fdtfile;" \
  592. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  593. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  594. #endif /* __CONFIG_H */