MPC8610HPCD.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623
  1. /*
  2. * Copyright 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. /*
  7. * MPC8610HPCD board configuration file
  8. */
  9. #ifndef __CONFIG_H
  10. #define __CONFIG_H
  11. /* High Level Configuration Options */
  12. #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
  13. #define CONFIG_SYS_TEXT_BASE 0xfff00000
  14. /* video */
  15. #define CONFIG_FSL_DIU_FB
  16. #ifdef CONFIG_FSL_DIU_FB
  17. #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x2c000)
  18. #define CONFIG_CMD_BMP
  19. #define CONFIG_VIDEO_LOGO
  20. #define CONFIG_VIDEO_BMP_LOGO
  21. #endif
  22. #ifdef RUN_DIAG
  23. #define CONFIG_SYS_DIAG_ADDR 0xff800000
  24. #endif
  25. /*
  26. * virtual address to be used for temporary mappings. There
  27. * should be 128k free at this VA.
  28. */
  29. #define CONFIG_SYS_SCRATCH_VA 0xc0000000
  30. #define CONFIG_PCI1 1 /* PCI controller 1 */
  31. #define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */
  32. #define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */
  33. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  34. #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
  35. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  36. #define CONFIG_ENV_OVERWRITE
  37. #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
  38. #define CONFIG_BAT_RW 1 /* Use common BAT rw code */
  39. #define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */
  40. #define CONFIG_ALTIVEC 1
  41. /*
  42. * L2CR setup -- make sure this is right for your board!
  43. */
  44. #define CONFIG_SYS_L2
  45. #define L2_INIT 0
  46. #define L2_ENABLE (L2CR_L2E |0x00100000 )
  47. #ifndef CONFIG_SYS_CLK_FREQ
  48. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
  49. #endif
  50. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  51. #define CONFIG_MISC_INIT_R 1
  52. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
  53. #define CONFIG_SYS_MEMTEST_END 0x00400000
  54. /*
  55. * Base addresses -- Note these are effective addresses where the
  56. * actual resources get mapped (not physical addresses)
  57. */
  58. #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  59. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  60. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  61. #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
  62. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
  63. /* DDR Setup */
  64. #undef CONFIG_FSL_DDR_INTERACTIVE
  65. #define CONFIG_SPD_EEPROM /* Use SPD for DDR */
  66. #define CONFIG_DDR_SPD
  67. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  68. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  69. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  70. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  71. #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
  72. #define CONFIG_VERY_BIG_RAM
  73. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  74. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  75. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  76. /* These are used when DDR doesn't use SPD. */
  77. #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
  78. #if 0 /* TODO */
  79. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
  80. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
  81. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  82. #define CONFIG_SYS_DDR_TIMING_0 0x00260802
  83. #define CONFIG_SYS_DDR_TIMING_1 0x3935d322
  84. #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
  85. #define CONFIG_SYS_DDR_MODE_1 0x00480432
  86. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  87. #define CONFIG_SYS_DDR_INTERVAL 0x06180100
  88. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  89. #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
  90. #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
  91. #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
  92. #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
  93. #define CONFIG_SYS_DDR_CONTROL2 0x04400010
  94. #define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000
  95. #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
  96. #define CONFIG_SYS_DDR_SBE 0x000f0000
  97. #endif
  98. #define CONFIG_ID_EEPROM
  99. #define CONFIG_SYS_I2C_EEPROM_NXID
  100. #define CONFIG_ID_EEPROM
  101. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  102. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  103. #define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */
  104. #define CONFIG_SYS_FLASH_BASE2 0xf8000000
  105. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
  106. #define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */
  107. #define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/
  108. #define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */
  109. #define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */
  110. #if 0 /* TODO */
  111. #define CONFIG_SYS_BR2_PRELIM 0xf0000000
  112. #define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */
  113. #endif
  114. #define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */
  115. #define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
  116. #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
  117. #define PIXIS_BASE 0xe8000000 /* PIXIS registers */
  118. #define PIXIS_ID 0x0 /* Board ID at offset 0 */
  119. #define PIXIS_VER 0x1 /* Board version at offset 1 */
  120. #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
  121. #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
  122. #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */
  123. #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
  124. #define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/
  125. #define PIXIS_VCTL 0x10 /* VELA Control Register */
  126. #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
  127. #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
  128. #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
  129. #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
  130. #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
  131. #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
  132. #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
  133. #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xC0 /* Reset altbank mask */
  134. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  135. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  136. #undef CONFIG_SYS_FLASH_CHECKSUM
  137. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  138. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  139. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  140. #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
  141. #define CONFIG_FLASH_CFI_DRIVER
  142. #define CONFIG_SYS_FLASH_CFI
  143. #define CONFIG_SYS_FLASH_EMPTY_INFO
  144. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  145. #define CONFIG_SYS_RAMBOOT
  146. #else
  147. #undef CONFIG_SYS_RAMBOOT
  148. #endif
  149. #if defined(CONFIG_SYS_RAMBOOT)
  150. #undef CONFIG_SPD_EEPROM
  151. #define CONFIG_SYS_SDRAM_SIZE 256
  152. #endif
  153. #undef CONFIG_CLOCKS_IN_MHZ
  154. #define CONFIG_SYS_INIT_RAM_LOCK 1
  155. #ifndef CONFIG_SYS_INIT_RAM_LOCK
  156. #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  157. #else
  158. #define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */
  159. #endif
  160. #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
  161. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  162. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  163. #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
  164. #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
  165. /* Serial Port */
  166. #define CONFIG_CONS_INDEX 1
  167. #define CONFIG_SYS_NS16550_SERIAL
  168. #define CONFIG_SYS_NS16550_REG_SIZE 1
  169. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  170. #define CONFIG_SYS_BAUDRATE_TABLE \
  171. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  172. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  173. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  174. /* maximum size of the flat tree (8K) */
  175. #define OF_FLAT_TREE_MAX_SIZE 8192
  176. /*
  177. * I2C
  178. */
  179. #define CONFIG_SYS_I2C
  180. #define CONFIG_SYS_I2C_FSL
  181. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  182. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  183. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  184. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
  185. /*
  186. * General PCI
  187. * Addresses are mapped 1-1.
  188. */
  189. #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
  190. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS
  191. #define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS
  192. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  193. #define CONFIG_SYS_PCI1_IO_BUS 0x0000000
  194. #define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
  195. #define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
  196. #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
  197. /* controller 1, Base address 0xa000 */
  198. #define CONFIG_SYS_PCIE1_NAME "ULI"
  199. #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
  200. #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
  201. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
  202. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  203. #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
  204. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
  205. /* controller 2, Base Address 0x9000 */
  206. #define CONFIG_SYS_PCIE2_NAME "Slot 1"
  207. #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
  208. #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
  209. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
  210. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */
  211. #define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000
  212. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */
  213. #if defined(CONFIG_PCI)
  214. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  215. #define CONFIG_CMD_REGINFO
  216. #define CONFIG_ULI526X
  217. #ifdef CONFIG_ULI526X
  218. #endif
  219. /************************************************************
  220. * USB support
  221. ************************************************************/
  222. #define CONFIG_PCI_OHCI 1
  223. #define CONFIG_USB_OHCI_NEW 1
  224. #define CONFIG_SYS_USB_EVENT_POLL 1
  225. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
  226. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  227. #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
  228. #if !defined(CONFIG_PCI_PNP)
  229. #define PCI_ENET0_IOADDR 0xe0000000
  230. #define PCI_ENET0_MEMADDR 0xe0000000
  231. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  232. #endif
  233. #define CONFIG_DOS_PARTITION
  234. #define CONFIG_SCSI_AHCI
  235. #ifdef CONFIG_SCSI_AHCI
  236. #define CONFIG_LIBATA
  237. #define CONFIG_SATA_ULI5288
  238. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
  239. #define CONFIG_SYS_SCSI_MAX_LUN 1
  240. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
  241. #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
  242. #endif
  243. #endif /* CONFIG_PCI */
  244. /*
  245. * BAT0 2G Cacheable, non-guarded
  246. * 0x0000_0000 2G DDR
  247. */
  248. #define CONFIG_SYS_DBAT0L (BATL_PP_RW)
  249. #define CONFIG_SYS_IBAT0L (BATL_PP_RW)
  250. /*
  251. * BAT1 1G Cache-inhibited, guarded
  252. * 0x8000_0000 256M PCI-1 Memory
  253. * 0xa000_0000 256M PCI-Express 1 Memory
  254. * 0x9000_0000 256M PCI-Express 2 Memory
  255. */
  256. #define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
  257. | BATL_GUARDEDSTORAGE)
  258. #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP)
  259. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
  260. #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
  261. /*
  262. * BAT2 16M Cache-inhibited, guarded
  263. * 0xe100_0000 1M PCI-1 I/O
  264. */
  265. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
  266. | BATL_GUARDEDSTORAGE)
  267. #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP)
  268. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
  269. #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
  270. /*
  271. * BAT3 4M Cache-inhibited, guarded
  272. * 0xe000_0000 4M CCSR
  273. */
  274. #define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
  275. | BATL_GUARDEDSTORAGE)
  276. #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
  277. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
  278. #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
  279. #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
  280. #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
  281. | BATL_PP_RW | BATL_CACHEINHIBIT \
  282. | BATL_GUARDEDSTORAGE)
  283. #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
  284. | BATU_BL_1M | BATU_VS | BATU_VP)
  285. #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
  286. | BATL_PP_RW | BATL_CACHEINHIBIT)
  287. #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
  288. #endif
  289. /*
  290. * BAT4 32M Cache-inhibited, guarded
  291. * 0xe200_0000 1M PCI-Express 2 I/O
  292. * 0xe300_0000 1M PCI-Express 1 I/O
  293. */
  294. #define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
  295. | BATL_GUARDEDSTORAGE)
  296. #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
  297. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
  298. #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
  299. /*
  300. * BAT5 128K Cacheable, non-guarded
  301. * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
  302. */
  303. #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
  304. #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  305. #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
  306. #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
  307. /*
  308. * BAT6 256M Cache-inhibited, guarded
  309. * 0xf000_0000 256M FLASH
  310. */
  311. #define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
  312. | BATL_GUARDEDSTORAGE)
  313. #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  314. #define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
  315. #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
  316. /* Map the last 1M of flash where we're running from reset */
  317. #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
  318. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  319. #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
  320. #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
  321. | BATL_MEMCOHERENCE)
  322. #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
  323. /*
  324. * BAT7 4M Cache-inhibited, guarded
  325. * 0xe800_0000 4M PIXIS
  326. */
  327. #define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
  328. | BATL_GUARDEDSTORAGE)
  329. #define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
  330. #define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
  331. #define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U
  332. /*
  333. * Environment
  334. */
  335. #ifndef CONFIG_SYS_RAMBOOT
  336. #define CONFIG_ENV_IS_IN_FLASH 1
  337. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  338. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */
  339. #define CONFIG_ENV_SIZE 0x2000
  340. #else
  341. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  342. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  343. #define CONFIG_ENV_SIZE 0x2000
  344. #endif
  345. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  346. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  347. /*
  348. * BOOTP options
  349. */
  350. #define CONFIG_BOOTP_BOOTFILESIZE
  351. #define CONFIG_BOOTP_BOOTPATH
  352. #define CONFIG_BOOTP_GATEWAY
  353. #define CONFIG_BOOTP_HOSTNAME
  354. /*
  355. * Command line configuration.
  356. */
  357. #if defined(CONFIG_PCI)
  358. #define CONFIG_CMD_PCI
  359. #define CONFIG_SCSI
  360. #endif
  361. #define CONFIG_WATCHDOG /* watchdog enabled */
  362. #define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */
  363. /*
  364. * Miscellaneous configurable options
  365. */
  366. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  367. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  368. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  369. #if defined(CONFIG_CMD_KGDB)
  370. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  371. #else
  372. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  373. #endif
  374. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  375. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  376. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  377. /*
  378. * For booting Linux, the board info and command line data
  379. * have to be in the first 8 MB of memory, since this is
  380. * the maximum mapped by the Linux kernel during initialization.
  381. */
  382. #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
  383. #define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
  384. #if defined(CONFIG_CMD_KGDB)
  385. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  386. #endif
  387. /*
  388. * Environment Configuration
  389. */
  390. #define CONFIG_IPADDR 192.168.1.100
  391. #define CONFIG_HOSTNAME unknown
  392. #define CONFIG_ROOTPATH "/opt/nfsroot"
  393. #define CONFIG_BOOTFILE "uImage"
  394. #define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin
  395. #define CONFIG_SERVERIP 192.168.1.1
  396. #define CONFIG_GATEWAYIP 192.168.1.1
  397. #define CONFIG_NETMASK 255.255.255.0
  398. /* default location for tftp and bootm */
  399. #define CONFIG_LOADADDR 0x10000000
  400. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  401. #define CONFIG_BAUDRATE 115200
  402. #if defined(CONFIG_PCI1)
  403. #define PCI_ENV \
  404. "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
  405. "echo e;md ${a}e00 9\0" \
  406. "pci1regs=setenv a e0008; run pcireg\0" \
  407. "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
  408. "pci d.w $b.0 56 1\0" \
  409. "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
  410. "pci w.w $b.0 56 ffff\0" \
  411. "pci1err=setenv a e0008; run pcierr\0" \
  412. "pci1errc=setenv a e0008; run pcierrc\0"
  413. #else
  414. #define PCI_ENV ""
  415. #endif
  416. #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
  417. #define PCIE_ENV \
  418. "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
  419. "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
  420. "pcie1regs=setenv a e000a; run pciereg\0" \
  421. "pcie2regs=setenv a e0009; run pciereg\0" \
  422. "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
  423. "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \
  424. "pci d $b.0 130 1\0" \
  425. "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
  426. "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
  427. "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \
  428. "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \
  429. "pcie1err=setenv a e000a; run pcieerr\0" \
  430. "pcie2err=setenv a e0009; run pcieerr\0" \
  431. "pcie1errc=setenv a e000a; run pcieerrc\0" \
  432. "pcie2errc=setenv a e0009; run pcieerrc\0"
  433. #else
  434. #define PCIE_ENV ""
  435. #endif
  436. #define DMA_ENV \
  437. "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
  438. "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
  439. "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
  440. "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
  441. "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
  442. "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
  443. "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
  444. "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
  445. #ifdef ENV_DEBUG
  446. #define CONFIG_EXTRA_ENV_SETTINGS \
  447. "netdev=eth0\0" \
  448. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  449. "tftpflash=tftpboot $loadaddr $uboot; " \
  450. "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
  451. " +$filesize; " \
  452. "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
  453. " +$filesize; " \
  454. "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
  455. " $filesize; " \
  456. "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
  457. " +$filesize; " \
  458. "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
  459. " $filesize\0" \
  460. "consoledev=ttyS0\0" \
  461. "ramdiskaddr=0x18000000\0" \
  462. "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
  463. "fdtaddr=0x17c00000\0" \
  464. "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
  465. "bdev=sda3\0" \
  466. "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
  467. "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
  468. "maxcpus=1" \
  469. "eoi=mw e00400b0 0\0" \
  470. "iack=md e00400a0 1\0" \
  471. "ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
  472. "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
  473. "md ${a}f00 5\0" \
  474. "ddr1regs=setenv a e0002; run ddrreg\0" \
  475. "gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
  476. "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
  477. "md ${a}e60 1; md ${a}ef0 1d\0" \
  478. "guregs=setenv a e00e0; run gureg\0" \
  479. "mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
  480. "mcmregs=setenv a e0001; run mcmreg\0" \
  481. "diuregs=md e002c000 1d\0" \
  482. "dium=mw e002c01c\0" \
  483. "diuerr=md e002c014 1\0" \
  484. "pmregs=md e00e1000 2b\0" \
  485. "lawregs=md e0000c08 4b\0" \
  486. "lbcregs=md e0005000 36\0" \
  487. "dma0regs=md e0021100 12\0" \
  488. "dma1regs=md e0021180 12\0" \
  489. "dma2regs=md e0021200 12\0" \
  490. "dma3regs=md e0021280 12\0" \
  491. PCI_ENV \
  492. PCIE_ENV \
  493. DMA_ENV
  494. #else
  495. #define CONFIG_EXTRA_ENV_SETTINGS \
  496. "netdev=eth0\0" \
  497. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  498. "consoledev=ttyS0\0" \
  499. "ramdiskaddr=0x18000000\0" \
  500. "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
  501. "fdtaddr=0x17c00000\0" \
  502. "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
  503. "bdev=sda3\0"
  504. #endif
  505. #define CONFIG_NFSBOOTCOMMAND \
  506. "setenv bootargs root=/dev/nfs rw " \
  507. "nfsroot=$serverip:$rootpath " \
  508. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  509. "console=$consoledev,$baudrate $othbootargs;" \
  510. "tftp $loadaddr $bootfile;" \
  511. "tftp $fdtaddr $fdtfile;" \
  512. "bootm $loadaddr - $fdtaddr"
  513. #define CONFIG_RAMBOOTCOMMAND \
  514. "setenv bootargs root=/dev/ram rw " \
  515. "console=$consoledev,$baudrate $othbootargs;" \
  516. "tftp $ramdiskaddr $ramdiskfile;" \
  517. "tftp $loadaddr $bootfile;" \
  518. "tftp $fdtaddr $fdtfile;" \
  519. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  520. #define CONFIG_BOOTCOMMAND \
  521. "setenv bootargs root=/dev/$bdev rw " \
  522. "console=$consoledev,$baudrate $othbootargs;" \
  523. "tftp $loadaddr $bootfile;" \
  524. "tftp $fdtaddr $fdtfile;" \
  525. "bootm $loadaddr - $fdtaddr"
  526. #endif /* __CONFIG_H */