MPC8572DS.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679
  1. /*
  2. * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * mpc8572ds board configuration file
  8. *
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. #include "../board/freescale/common/ics307_clk.h"
  13. #ifndef CONFIG_SYS_TEXT_BASE
  14. #define CONFIG_SYS_TEXT_BASE 0xeff40000
  15. #endif
  16. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  17. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  18. #endif
  19. #ifndef CONFIG_SYS_MONITOR_BASE
  20. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  21. #endif
  22. /* High Level Configuration Options */
  23. #define CONFIG_MP 1 /* support multiple processors */
  24. #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
  25. #define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
  26. #define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
  27. #define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
  28. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  29. #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
  30. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  31. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  32. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  33. #define CONFIG_ENV_OVERWRITE
  34. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
  35. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */
  36. #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
  37. /*
  38. * These can be toggled for performance analysis, otherwise use default.
  39. */
  40. #define CONFIG_L2_CACHE /* toggle L2 cache */
  41. #define CONFIG_BTB /* toggle branch predition */
  42. #define CONFIG_ENABLE_36BIT_PHYS 1
  43. #ifdef CONFIG_PHYS_64BIT
  44. #define CONFIG_ADDR_MAP 1
  45. #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
  46. #endif
  47. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
  48. #define CONFIG_SYS_MEMTEST_END 0x7fffffff
  49. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  50. /*
  51. * Config the L2 Cache as L2 SRAM
  52. */
  53. #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
  54. #ifdef CONFIG_PHYS_64BIT
  55. #define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
  56. #else
  57. #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
  58. #endif
  59. #define CONFIG_SYS_L2_SIZE (512 << 10)
  60. #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
  61. #define CONFIG_SYS_CCSRBAR 0xffe00000
  62. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  63. #if defined(CONFIG_NAND_SPL)
  64. #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
  65. #endif
  66. /* DDR Setup */
  67. #define CONFIG_VERY_BIG_RAM
  68. #undef CONFIG_FSL_DDR_INTERACTIVE
  69. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  70. #define CONFIG_DDR_SPD
  71. #define CONFIG_DDR_ECC
  72. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  73. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  74. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  75. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  76. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  77. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  78. /* I2C addresses of SPD EEPROMs */
  79. #define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */
  80. #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
  81. #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
  82. /* These are used when DDR doesn't use SPD. */
  83. #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
  84. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
  85. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
  86. #define CONFIG_SYS_DDR_TIMING_3 0x00020000
  87. #define CONFIG_SYS_DDR_TIMING_0 0x00260802
  88. #define CONFIG_SYS_DDR_TIMING_1 0x626b2634
  89. #define CONFIG_SYS_DDR_TIMING_2 0x062874cf
  90. #define CONFIG_SYS_DDR_MODE_1 0x00440462
  91. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  92. #define CONFIG_SYS_DDR_INTERVAL 0x0c300100
  93. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  94. #define CONFIG_SYS_DDR_CLK_CTRL 0x00800000
  95. #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
  96. #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
  97. #define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */
  98. #define CONFIG_SYS_DDR_CONTROL2 0x24400000
  99. #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
  100. #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
  101. #define CONFIG_SYS_DDR_SBE 0x00010000
  102. /*
  103. * Make sure required options are set
  104. */
  105. #ifndef CONFIG_SPD_EEPROM
  106. #error ("CONFIG_SPD_EEPROM is required")
  107. #endif
  108. #undef CONFIG_CLOCKS_IN_MHZ
  109. /*
  110. * Memory map
  111. *
  112. * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
  113. * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
  114. * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
  115. * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
  116. *
  117. * Localbus cacheable (TBD)
  118. * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
  119. *
  120. * Localbus non-cacheable
  121. * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
  122. * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
  123. * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
  124. * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
  125. * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
  126. * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
  127. */
  128. /*
  129. * Local Bus Definitions
  130. */
  131. #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
  132. #ifdef CONFIG_PHYS_64BIT
  133. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  134. #else
  135. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  136. #endif
  137. #define CONFIG_FLASH_BR_PRELIM \
  138. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
  139. #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
  140. #define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
  141. #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
  142. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  143. #define CONFIG_SYS_FLASH_QUIET_TEST
  144. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  145. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  146. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  147. #undef CONFIG_SYS_FLASH_CHECKSUM
  148. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  149. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  150. #undef CONFIG_SYS_RAMBOOT
  151. #define CONFIG_FLASH_CFI_DRIVER
  152. #define CONFIG_SYS_FLASH_CFI
  153. #define CONFIG_SYS_FLASH_EMPTY_INFO
  154. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  155. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  156. #define CONFIG_HWCONFIG /* enable hwconfig */
  157. #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
  158. #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
  159. #ifdef CONFIG_PHYS_64BIT
  160. #define PIXIS_BASE_PHYS 0xfffdf0000ull
  161. #else
  162. #define PIXIS_BASE_PHYS PIXIS_BASE
  163. #endif
  164. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
  165. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  166. #define PIXIS_ID 0x0 /* Board ID at offset 0 */
  167. #define PIXIS_VER 0x1 /* Board version at offset 1 */
  168. #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
  169. #define PIXIS_CSR 0x3 /* PIXIS General control/status register */
  170. #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
  171. #define PIXIS_PWR 0x5 /* PIXIS Power status register */
  172. #define PIXIS_AUX 0x6 /* Auxiliary 1 register */
  173. #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
  174. #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
  175. #define PIXIS_VCTL 0x10 /* VELA Control Register */
  176. #define PIXIS_VSTAT 0x11 /* VELA Status Register */
  177. #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
  178. #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
  179. #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
  180. #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
  181. #define PIXIS_VBOOT_LBMAP 0xc0 /* VBOOT - CFG_LBMAP */
  182. #define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
  183. #define PIXIS_VBOOT_LBMAP_PJET 0x01 /* cfg_lbmap - boot from projet */
  184. #define PIXIS_VBOOT_LBMAP_NAND 0x02 /* cfg_lbmap - boot from NAND */
  185. #define PIXIS_VBOOT_LBMAP_NOR1 0x03 /* cfg_lbmap - boot from NOR 1 */
  186. #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
  187. #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
  188. #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
  189. #define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */
  190. #define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */
  191. #define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */
  192. #define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */
  193. #define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */
  194. #define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */
  195. #define PIXIS_VWATCH 0x24 /* Watchdog Register */
  196. #define PIXIS_LED 0x25 /* LED Register */
  197. #define PIXIS_SPD_SYSCLK_MASK 0x7 /* SYSCLK option */
  198. /* old pixis referenced names */
  199. #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
  200. #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
  201. #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
  202. #define PIXIS_VSPEED2_TSEC1SER 0x8
  203. #define PIXIS_VSPEED2_TSEC2SER 0x4
  204. #define PIXIS_VSPEED2_TSEC3SER 0x2
  205. #define PIXIS_VSPEED2_TSEC4SER 0x1
  206. #define PIXIS_VCFGEN1_TSEC1SER 0x20
  207. #define PIXIS_VCFGEN1_TSEC2SER 0x20
  208. #define PIXIS_VCFGEN1_TSEC3SER 0x20
  209. #define PIXIS_VCFGEN1_TSEC4SER 0x20
  210. #define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
  211. | PIXIS_VSPEED2_TSEC2SER \
  212. | PIXIS_VSPEED2_TSEC3SER \
  213. | PIXIS_VSPEED2_TSEC4SER)
  214. #define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
  215. | PIXIS_VCFGEN1_TSEC2SER \
  216. | PIXIS_VCFGEN1_TSEC3SER \
  217. | PIXIS_VCFGEN1_TSEC4SER)
  218. #define CONFIG_SYS_INIT_RAM_LOCK 1
  219. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  220. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
  221. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  222. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  223. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  224. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  225. #ifndef CONFIG_NAND_SPL
  226. #define CONFIG_SYS_NAND_BASE 0xffa00000
  227. #ifdef CONFIG_PHYS_64BIT
  228. #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
  229. #else
  230. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  231. #endif
  232. #else
  233. #define CONFIG_SYS_NAND_BASE 0xfff00000
  234. #ifdef CONFIG_PHYS_64BIT
  235. #define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
  236. #else
  237. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  238. #endif
  239. #endif
  240. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
  241. CONFIG_SYS_NAND_BASE + 0x40000, \
  242. CONFIG_SYS_NAND_BASE + 0x80000,\
  243. CONFIG_SYS_NAND_BASE + 0xC0000}
  244. #define CONFIG_SYS_MAX_NAND_DEVICE 4
  245. #define CONFIG_CMD_NAND 1
  246. #define CONFIG_NAND_FSL_ELBC 1
  247. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  248. #define CONFIG_SYS_NAND_MAX_OOBFREE 5
  249. #define CONFIG_SYS_NAND_MAX_ECCPOS 56
  250. /* NAND boot: 4K NAND loader config */
  251. #define CONFIG_SYS_NAND_SPL_SIZE 0x1000
  252. #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
  253. #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
  254. #define CONFIG_SYS_NAND_U_BOOT_START \
  255. (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
  256. #define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
  257. #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
  258. #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
  259. /* NAND flash config */
  260. #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  261. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  262. | BR_PS_8 /* Port Size = 8 bit */ \
  263. | BR_MS_FCM /* MSEL = FCM */ \
  264. | BR_V) /* valid */
  265. #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
  266. | OR_FCM_PGS /* Large Page*/ \
  267. | OR_FCM_CSCT \
  268. | OR_FCM_CST \
  269. | OR_FCM_CHT \
  270. | OR_FCM_SCY_1 \
  271. | OR_FCM_TRLX \
  272. | OR_FCM_EHTR)
  273. #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  274. #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  275. #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  276. #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  277. #define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
  278. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  279. | BR_PS_8 /* Port Size = 8 bit */ \
  280. | BR_MS_FCM /* MSEL = FCM */ \
  281. | BR_V) /* valid */
  282. #define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  283. #define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
  284. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  285. | BR_PS_8 /* Port Size = 8 bit */ \
  286. | BR_MS_FCM /* MSEL = FCM */ \
  287. | BR_V) /* valid */
  288. #define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  289. #define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)\
  290. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  291. | BR_PS_8 /* Port Size = 8 bit */ \
  292. | BR_MS_FCM /* MSEL = FCM */ \
  293. | BR_V) /* valid */
  294. #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  295. /* Serial Port - controlled on board with jumper J8
  296. * open - index 2
  297. * shorted - index 1
  298. */
  299. #define CONFIG_CONS_INDEX 1
  300. #define CONFIG_SYS_NS16550_SERIAL
  301. #define CONFIG_SYS_NS16550_REG_SIZE 1
  302. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  303. #ifdef CONFIG_NAND_SPL
  304. #define CONFIG_NS16550_MIN_FUNCTIONS
  305. #endif
  306. #define CONFIG_SYS_BAUDRATE_TABLE \
  307. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  308. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  309. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  310. /* I2C */
  311. #define CONFIG_SYS_I2C
  312. #define CONFIG_SYS_I2C_FSL
  313. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  314. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  315. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  316. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  317. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  318. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
  319. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
  320. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  321. /*
  322. * I2C2 EEPROM
  323. */
  324. #define CONFIG_ID_EEPROM
  325. #ifdef CONFIG_ID_EEPROM
  326. #define CONFIG_SYS_I2C_EEPROM_NXID
  327. #endif
  328. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  329. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  330. #define CONFIG_SYS_EEPROM_BUS_NUM 1
  331. /*
  332. * General PCI
  333. * Memory space is mapped 1-1, but I/O space must start from 0.
  334. */
  335. /* controller 3, direct to uli, tgtid 3, Base address 8000 */
  336. #define CONFIG_SYS_PCIE3_NAME "ULI"
  337. #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
  338. #ifdef CONFIG_PHYS_64BIT
  339. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  340. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
  341. #else
  342. #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
  343. #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
  344. #endif
  345. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  346. #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
  347. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  348. #ifdef CONFIG_PHYS_64BIT
  349. #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
  350. #else
  351. #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
  352. #endif
  353. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  354. /* controller 2, Slot 2, tgtid 2, Base address 9000 */
  355. #define CONFIG_SYS_PCIE2_NAME "Slot 1"
  356. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  357. #ifdef CONFIG_PHYS_64BIT
  358. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  359. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  360. #else
  361. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  362. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  363. #endif
  364. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  365. #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
  366. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  367. #ifdef CONFIG_PHYS_64BIT
  368. #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
  369. #else
  370. #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
  371. #endif
  372. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  373. /* controller 1, Slot 1, tgtid 1, Base address a000 */
  374. #define CONFIG_SYS_PCIE1_NAME "Slot 2"
  375. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
  376. #ifdef CONFIG_PHYS_64BIT
  377. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  378. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
  379. #else
  380. #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
  381. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
  382. #endif
  383. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  384. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
  385. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  386. #ifdef CONFIG_PHYS_64BIT
  387. #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
  388. #else
  389. #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
  390. #endif
  391. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  392. #if defined(CONFIG_PCI)
  393. /*PCIE video card used*/
  394. #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
  395. /* video */
  396. #if defined(CONFIG_VIDEO)
  397. #define CONFIG_BIOSEMU
  398. #define CONFIG_ATI_RADEON_FB
  399. #define CONFIG_VIDEO_LOGO
  400. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
  401. #endif
  402. #undef CONFIG_EEPRO100
  403. #undef CONFIG_TULIP
  404. #ifndef CONFIG_PCI_PNP
  405. #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
  406. #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
  407. #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
  408. #endif
  409. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  410. #define CONFIG_DOS_PARTITION
  411. #define CONFIG_SCSI_AHCI
  412. #ifdef CONFIG_SCSI_AHCI
  413. #define CONFIG_LIBATA
  414. #define CONFIG_SATA_ULI5288
  415. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
  416. #define CONFIG_SYS_SCSI_MAX_LUN 1
  417. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
  418. #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
  419. #endif /* SCSI */
  420. #endif /* CONFIG_PCI */
  421. #if defined(CONFIG_TSEC_ENET)
  422. #define CONFIG_MII 1 /* MII PHY management */
  423. #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
  424. #define CONFIG_TSEC1 1
  425. #define CONFIG_TSEC1_NAME "eTSEC1"
  426. #define CONFIG_TSEC2 1
  427. #define CONFIG_TSEC2_NAME "eTSEC2"
  428. #define CONFIG_TSEC3 1
  429. #define CONFIG_TSEC3_NAME "eTSEC3"
  430. #define CONFIG_TSEC4 1
  431. #define CONFIG_TSEC4_NAME "eTSEC4"
  432. #define CONFIG_PIXIS_SGMII_CMD
  433. #define CONFIG_FSL_SGMII_RISER 1
  434. #define SGMII_RISER_PHY_OFFSET 0x1c
  435. #ifdef CONFIG_FSL_SGMII_RISER
  436. #define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
  437. #endif
  438. #define TSEC1_PHY_ADDR 0
  439. #define TSEC2_PHY_ADDR 1
  440. #define TSEC3_PHY_ADDR 2
  441. #define TSEC4_PHY_ADDR 3
  442. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  443. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  444. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  445. #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  446. #define TSEC1_PHYIDX 0
  447. #define TSEC2_PHYIDX 0
  448. #define TSEC3_PHYIDX 0
  449. #define TSEC4_PHYIDX 0
  450. #define CONFIG_ETHPRIME "eTSEC1"
  451. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  452. #endif /* CONFIG_TSEC_ENET */
  453. /*
  454. * Environment
  455. */
  456. #if defined(CONFIG_SYS_RAMBOOT)
  457. #else
  458. #define CONFIG_ENV_IS_IN_FLASH 1
  459. #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
  460. #define CONFIG_ENV_ADDR 0xfff80000
  461. #else
  462. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  463. #endif
  464. #define CONFIG_ENV_SIZE 0x2000
  465. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  466. #endif
  467. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  468. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  469. /*
  470. * Command line configuration.
  471. */
  472. #define CONFIG_CMD_ERRATA
  473. #define CONFIG_CMD_IRQ
  474. #define CONFIG_CMD_REGINFO
  475. #if defined(CONFIG_PCI)
  476. #define CONFIG_CMD_PCI
  477. #define CONFIG_SCSI
  478. #endif
  479. /*
  480. * USB
  481. */
  482. #define CONFIG_USB_EHCI
  483. #ifdef CONFIG_USB_EHCI
  484. #define CONFIG_USB_EHCI_PCI
  485. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  486. #define CONFIG_PCI_EHCI_DEVICE 0
  487. #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 2
  488. #endif
  489. #undef CONFIG_WATCHDOG /* watchdog disabled */
  490. /*
  491. * Miscellaneous configurable options
  492. */
  493. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  494. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  495. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  496. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  497. #if defined(CONFIG_CMD_KGDB)
  498. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  499. #else
  500. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  501. #endif
  502. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  503. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  504. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  505. /*
  506. * For booting Linux, the board info and command line data
  507. * have to be in the first 64 MB of memory, since this is
  508. * the maximum mapped by the Linux kernel during initialization.
  509. */
  510. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
  511. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  512. #if defined(CONFIG_CMD_KGDB)
  513. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  514. #endif
  515. /*
  516. * Environment Configuration
  517. */
  518. #if defined(CONFIG_TSEC_ENET)
  519. #define CONFIG_HAS_ETH0
  520. #define CONFIG_HAS_ETH1
  521. #define CONFIG_HAS_ETH2
  522. #define CONFIG_HAS_ETH3
  523. #endif
  524. #define CONFIG_IPADDR 192.168.1.254
  525. #define CONFIG_HOSTNAME unknown
  526. #define CONFIG_ROOTPATH "/opt/nfsroot"
  527. #define CONFIG_BOOTFILE "uImage"
  528. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  529. #define CONFIG_SERVERIP 192.168.1.1
  530. #define CONFIG_GATEWAYIP 192.168.1.1
  531. #define CONFIG_NETMASK 255.255.255.0
  532. /* default location for tftp and bootm */
  533. #define CONFIG_LOADADDR 1000000
  534. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  535. #define CONFIG_BAUDRATE 115200
  536. #define CONFIG_EXTRA_ENV_SETTINGS \
  537. "hwconfig=fsl_ddr:ctlr_intlv=bank,bank_intlv=cs0_cs1,ecc=off\0" \
  538. "netdev=eth0\0" \
  539. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  540. "tftpflash=tftpboot $loadaddr $uboot; " \
  541. "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
  542. " +$filesize; " \
  543. "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
  544. " +$filesize; " \
  545. "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
  546. " $filesize; " \
  547. "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
  548. " +$filesize; " \
  549. "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
  550. " $filesize\0" \
  551. "consoledev=ttyS0\0" \
  552. "ramdiskaddr=2000000\0" \
  553. "ramdiskfile=8572ds/ramdisk.uboot\0" \
  554. "fdtaddr=1e00000\0" \
  555. "fdtfile=8572ds/mpc8572ds.dtb\0" \
  556. "bdev=sda3\0"
  557. #define CONFIG_HDBOOT \
  558. "setenv bootargs root=/dev/$bdev rw " \
  559. "console=$consoledev,$baudrate $othbootargs;" \
  560. "tftp $loadaddr $bootfile;" \
  561. "tftp $fdtaddr $fdtfile;" \
  562. "bootm $loadaddr - $fdtaddr"
  563. #define CONFIG_NFSBOOTCOMMAND \
  564. "setenv bootargs root=/dev/nfs rw " \
  565. "nfsroot=$serverip:$rootpath " \
  566. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  567. "console=$consoledev,$baudrate $othbootargs;" \
  568. "tftp $loadaddr $bootfile;" \
  569. "tftp $fdtaddr $fdtfile;" \
  570. "bootm $loadaddr - $fdtaddr"
  571. #define CONFIG_RAMBOOTCOMMAND \
  572. "setenv bootargs root=/dev/ram rw " \
  573. "console=$consoledev,$baudrate $othbootargs;" \
  574. "tftp $ramdiskaddr $ramdiskfile;" \
  575. "tftp $loadaddr $bootfile;" \
  576. "tftp $fdtaddr $fdtfile;" \
  577. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  578. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  579. #endif /* __CONFIG_H */