MPC8555CDS.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431
  1. /*
  2. * Copyright 2004, 2011 Freescale Semiconductor.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * mpc8555cds board configuration file
  8. *
  9. * Please refer to doc/README.mpc85xxcds for more info.
  10. *
  11. */
  12. #ifndef __CONFIG_H
  13. #define __CONFIG_H
  14. /* High Level Configuration Options */
  15. #define CONFIG_CPM2 1 /* has CPM2 */
  16. #define CONFIG_SYS_TEXT_BASE 0xfff80000
  17. #define CONFIG_PCI_INDIRECT_BRIDGE
  18. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  19. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  20. #define CONFIG_ENV_OVERWRITE
  21. #define CONFIG_FSL_VIA
  22. #ifndef __ASSEMBLY__
  23. extern unsigned long get_clock_freq(void);
  24. #endif
  25. #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
  26. /*
  27. * These can be toggled for performance analysis, otherwise use default.
  28. */
  29. #define CONFIG_L2_CACHE /* toggle L2 cache */
  30. #define CONFIG_BTB /* toggle branch predition */
  31. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  32. #define CONFIG_SYS_MEMTEST_END 0x00400000
  33. #define CONFIG_SYS_CCSRBAR 0xe0000000
  34. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  35. /* DDR Setup */
  36. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  37. #define CONFIG_DDR_SPD
  38. #undef CONFIG_FSL_DDR_INTERACTIVE
  39. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  40. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  41. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  42. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  43. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  44. /* I2C addresses of SPD EEPROMs */
  45. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  46. /* Make sure required options are set */
  47. #ifndef CONFIG_SPD_EEPROM
  48. #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
  49. #endif
  50. #undef CONFIG_CLOCKS_IN_MHZ
  51. /*
  52. * Local Bus Definitions
  53. */
  54. /*
  55. * FLASH on the Local Bus
  56. * Two banks, 8M each, using the CFI driver.
  57. * Boot from BR0/OR0 bank at 0xff00_0000
  58. * Alternate BR1/OR1 bank at 0xff80_0000
  59. *
  60. * BR0, BR1:
  61. * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
  62. * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
  63. * Port Size = 16 bits = BRx[19:20] = 10
  64. * Use GPCM = BRx[24:26] = 000
  65. * Valid = BRx[31] = 1
  66. *
  67. * 0 4 8 12 16 20 24 28
  68. * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
  69. * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
  70. *
  71. * OR0, OR1:
  72. * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
  73. * Reserved ORx[17:18] = 11, confusion here?
  74. * CSNT = ORx[20] = 1
  75. * ACS = half cycle delay = ORx[21:22] = 11
  76. * SCY = 6 = ORx[24:27] = 0110
  77. * TRLX = use relaxed timing = ORx[29] = 1
  78. * EAD = use external address latch delay = OR[31] = 1
  79. *
  80. * 0 4 8 12 16 20 24 28
  81. * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
  82. */
  83. #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
  84. #define CONFIG_SYS_BR0_PRELIM 0xff801001
  85. #define CONFIG_SYS_BR1_PRELIM 0xff001001
  86. #define CONFIG_SYS_OR0_PRELIM 0xff806e65
  87. #define CONFIG_SYS_OR1_PRELIM 0xff806e65
  88. #define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
  89. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  90. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
  91. #undef CONFIG_SYS_FLASH_CHECKSUM
  92. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  93. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  94. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  95. #define CONFIG_FLASH_CFI_DRIVER
  96. #define CONFIG_SYS_FLASH_CFI
  97. #define CONFIG_SYS_FLASH_EMPTY_INFO
  98. /*
  99. * SDRAM on the Local Bus
  100. */
  101. #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  102. #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  103. /*
  104. * Base Register 2 and Option Register 2 configure SDRAM.
  105. * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
  106. *
  107. * For BR2, need:
  108. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  109. * port-size = 32-bits = BR2[19:20] = 11
  110. * no parity checking = BR2[21:22] = 00
  111. * SDRAM for MSEL = BR2[24:26] = 011
  112. * Valid = BR[31] = 1
  113. *
  114. * 0 4 8 12 16 20 24 28
  115. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  116. *
  117. * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
  118. * FIXME: the top 17 bits of BR2.
  119. */
  120. #define CONFIG_SYS_BR2_PRELIM 0xf0001861
  121. /*
  122. * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
  123. *
  124. * For OR2, need:
  125. * 64MB mask for AM, OR2[0:7] = 1111 1100
  126. * XAM, OR2[17:18] = 11
  127. * 9 columns OR2[19-21] = 010
  128. * 13 rows OR2[23-25] = 100
  129. * EAD set for extra time OR[31] = 1
  130. *
  131. * 0 4 8 12 16 20 24 28
  132. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  133. */
  134. #define CONFIG_SYS_OR2_PRELIM 0xfc006901
  135. #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  136. #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
  137. #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  138. #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
  139. /*
  140. * Common settings for all Local Bus SDRAM commands.
  141. * At run time, either BSMA1516 (for CPU 1.1)
  142. * or BSMA1617 (for CPU 1.0) (old)
  143. * is OR'ed in too.
  144. */
  145. #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
  146. | LSDMR_PRETOACT7 \
  147. | LSDMR_ACTTORW7 \
  148. | LSDMR_BL8 \
  149. | LSDMR_WRC4 \
  150. | LSDMR_CL3 \
  151. | LSDMR_RFEN \
  152. )
  153. /*
  154. * The CADMUS registers are connected to CS3 on CDS.
  155. * The new memory map places CADMUS at 0xf8000000.
  156. *
  157. * For BR3, need:
  158. * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
  159. * port-size = 8-bits = BR[19:20] = 01
  160. * no parity checking = BR[21:22] = 00
  161. * GPMC for MSEL = BR[24:26] = 000
  162. * Valid = BR[31] = 1
  163. *
  164. * 0 4 8 12 16 20 24 28
  165. * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
  166. *
  167. * For OR3, need:
  168. * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
  169. * disable buffer ctrl OR[19] = 0
  170. * CSNT OR[20] = 1
  171. * ACS OR[21:22] = 11
  172. * XACS OR[23] = 1
  173. * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
  174. * SETA OR[28] = 0
  175. * TRLX OR[29] = 1
  176. * EHTR OR[30] = 1
  177. * EAD extra time OR[31] = 1
  178. *
  179. * 0 4 8 12 16 20 24 28
  180. * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
  181. */
  182. #define CONFIG_FSL_CADMUS
  183. #define CADMUS_BASE_ADDR 0xf8000000
  184. #define CONFIG_SYS_BR3_PRELIM 0xf8000801
  185. #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
  186. #define CONFIG_SYS_INIT_RAM_LOCK 1
  187. #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  188. #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
  189. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  190. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  191. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  192. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  193. /* Serial Port */
  194. #define CONFIG_CONS_INDEX 2
  195. #define CONFIG_SYS_NS16550_SERIAL
  196. #define CONFIG_SYS_NS16550_REG_SIZE 1
  197. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  198. #define CONFIG_SYS_BAUDRATE_TABLE \
  199. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  200. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  201. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  202. /*
  203. * I2C
  204. */
  205. #define CONFIG_SYS_I2C
  206. #define CONFIG_SYS_I2C_FSL
  207. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  208. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  209. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  210. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
  211. /* EEPROM */
  212. #define CONFIG_ID_EEPROM
  213. #define CONFIG_SYS_I2C_EEPROM_CCID
  214. #define CONFIG_SYS_ID_EEPROM
  215. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  216. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  217. /*
  218. * General PCI
  219. * Addresses are mapped 1-1.
  220. */
  221. #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
  222. #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
  223. #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
  224. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  225. #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
  226. #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
  227. #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
  228. #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
  229. #define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
  230. #define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
  231. #define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
  232. #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
  233. #define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
  234. #define CONFIG_SYS_PCI2_IO_BUS 0x00000000
  235. #define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
  236. #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
  237. #ifdef CONFIG_LEGACY
  238. #define BRIDGE_ID 17
  239. #define VIA_ID 2
  240. #else
  241. #define BRIDGE_ID 28
  242. #define VIA_ID 4
  243. #endif
  244. #if defined(CONFIG_PCI)
  245. #define CONFIG_MPC85XX_PCI2
  246. #undef CONFIG_EEPRO100
  247. #undef CONFIG_TULIP
  248. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  249. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  250. #endif /* CONFIG_PCI */
  251. #if defined(CONFIG_TSEC_ENET)
  252. #define CONFIG_MII 1 /* MII PHY management */
  253. #define CONFIG_TSEC1 1
  254. #define CONFIG_TSEC1_NAME "TSEC0"
  255. #define CONFIG_TSEC2 1
  256. #define CONFIG_TSEC2_NAME "TSEC1"
  257. #define TSEC1_PHY_ADDR 0
  258. #define TSEC2_PHY_ADDR 1
  259. #define TSEC1_PHYIDX 0
  260. #define TSEC2_PHYIDX 0
  261. #define TSEC1_FLAGS TSEC_GIGABIT
  262. #define TSEC2_FLAGS TSEC_GIGABIT
  263. /* Options are: TSEC[0-1] */
  264. #define CONFIG_ETHPRIME "TSEC0"
  265. #endif /* CONFIG_TSEC_ENET */
  266. /*
  267. * Environment
  268. */
  269. #define CONFIG_ENV_IS_IN_FLASH 1
  270. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
  271. #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  272. #define CONFIG_ENV_SIZE 0x2000
  273. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  274. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  275. /*
  276. * BOOTP options
  277. */
  278. #define CONFIG_BOOTP_BOOTFILESIZE
  279. #define CONFIG_BOOTP_BOOTPATH
  280. #define CONFIG_BOOTP_GATEWAY
  281. #define CONFIG_BOOTP_HOSTNAME
  282. /*
  283. * Command line configuration.
  284. */
  285. #define CONFIG_CMD_IRQ
  286. #define CONFIG_CMD_REGINFO
  287. #if defined(CONFIG_PCI)
  288. #define CONFIG_CMD_PCI
  289. #endif
  290. #undef CONFIG_WATCHDOG /* watchdog disabled */
  291. /*
  292. * Miscellaneous configurable options
  293. */
  294. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  295. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  296. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  297. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  298. #if defined(CONFIG_CMD_KGDB)
  299. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  300. #else
  301. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  302. #endif
  303. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  304. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  305. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  306. /*
  307. * For booting Linux, the board info and command line data
  308. * have to be in the first 64 MB of memory, since this is
  309. * the maximum mapped by the Linux kernel during initialization.
  310. */
  311. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
  312. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  313. #if defined(CONFIG_CMD_KGDB)
  314. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  315. #endif
  316. /*
  317. * Environment Configuration
  318. */
  319. #if defined(CONFIG_TSEC_ENET)
  320. #define CONFIG_HAS_ETH0
  321. #define CONFIG_HAS_ETH1
  322. #define CONFIG_HAS_ETH2
  323. #endif
  324. #define CONFIG_IPADDR 192.168.1.253
  325. #define CONFIG_HOSTNAME unknown
  326. #define CONFIG_ROOTPATH "/nfsroot"
  327. #define CONFIG_BOOTFILE "your.uImage"
  328. #define CONFIG_SERVERIP 192.168.1.1
  329. #define CONFIG_GATEWAYIP 192.168.1.1
  330. #define CONFIG_NETMASK 255.255.255.0
  331. #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
  332. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  333. #define CONFIG_BAUDRATE 115200
  334. #define CONFIG_EXTRA_ENV_SETTINGS \
  335. "netdev=eth0\0" \
  336. "consoledev=ttyS1\0" \
  337. "ramdiskaddr=600000\0" \
  338. "ramdiskfile=your.ramdisk.u-boot\0" \
  339. "fdtaddr=400000\0" \
  340. "fdtfile=your.fdt.dtb\0"
  341. #define CONFIG_NFSBOOTCOMMAND \
  342. "setenv bootargs root=/dev/nfs rw " \
  343. "nfsroot=$serverip:$rootpath " \
  344. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  345. "console=$consoledev,$baudrate $othbootargs;" \
  346. "tftp $loadaddr $bootfile;" \
  347. "tftp $fdtaddr $fdtfile;" \
  348. "bootm $loadaddr - $fdtaddr"
  349. #define CONFIG_RAMBOOTCOMMAND \
  350. "setenv bootargs root=/dev/ram rw " \
  351. "console=$consoledev,$baudrate $othbootargs;" \
  352. "tftp $ramdiskaddr $ramdiskfile;" \
  353. "tftp $loadaddr $bootfile;" \
  354. "bootm $loadaddr $ramdiskaddr"
  355. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  356. #endif /* __CONFIG_H */