MPC8548CDS.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. /*
  2. * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * mpc8548cds board configuration file
  8. *
  9. * Please refer to doc/README.mpc85xxcds for more info.
  10. *
  11. */
  12. #ifndef __CONFIG_H
  13. #define __CONFIG_H
  14. #ifndef CONFIG_SYS_TEXT_BASE
  15. #define CONFIG_SYS_TEXT_BASE 0xfff80000
  16. #endif
  17. #define CONFIG_SYS_SRIO
  18. #define CONFIG_SRIO1 /* SRIO port 1 */
  19. #define CONFIG_PCI1 /* PCI controller 1 */
  20. #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
  21. #undef CONFIG_PCI2
  22. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  23. #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
  24. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  25. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  26. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  27. #define CONFIG_ENV_OVERWRITE
  28. #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
  29. #define CONFIG_FSL_VIA
  30. #ifndef __ASSEMBLY__
  31. extern unsigned long get_clock_freq(void);
  32. #endif
  33. #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
  34. /*
  35. * These can be toggled for performance analysis, otherwise use default.
  36. */
  37. #define CONFIG_L2_CACHE /* toggle L2 cache */
  38. #define CONFIG_BTB /* toggle branch predition */
  39. /*
  40. * Only possible on E500 Version 2 or newer cores.
  41. */
  42. #define CONFIG_ENABLE_36BIT_PHYS 1
  43. #ifdef CONFIG_PHYS_64BIT
  44. #define CONFIG_ADDR_MAP
  45. #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
  46. #endif
  47. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  48. #define CONFIG_SYS_MEMTEST_END 0x00400000
  49. #define CONFIG_SYS_CCSRBAR 0xe0000000
  50. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  51. /* DDR Setup */
  52. #undef CONFIG_FSL_DDR_INTERACTIVE
  53. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  54. #define CONFIG_DDR_SPD
  55. #define CONFIG_DDR_ECC
  56. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  57. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  58. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  59. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  60. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  61. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  62. /* I2C addresses of SPD EEPROMs */
  63. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  64. /* Make sure required options are set */
  65. #ifndef CONFIG_SPD_EEPROM
  66. #error ("CONFIG_SPD_EEPROM is required")
  67. #endif
  68. #undef CONFIG_CLOCKS_IN_MHZ
  69. /*
  70. * Physical Address Map
  71. *
  72. * 32bit:
  73. * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
  74. * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
  75. * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
  76. * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
  77. * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
  78. * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
  79. * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
  80. * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
  81. * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
  82. * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
  83. * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
  84. *
  85. * 36bit:
  86. * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
  87. * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
  88. * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
  89. * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
  90. * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
  91. * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
  92. * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
  93. * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
  94. * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
  95. * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
  96. * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
  97. *
  98. */
  99. /*
  100. * Local Bus Definitions
  101. */
  102. /*
  103. * FLASH on the Local Bus
  104. * Two banks, 8M each, using the CFI driver.
  105. * Boot from BR0/OR0 bank at 0xff00_0000
  106. * Alternate BR1/OR1 bank at 0xff80_0000
  107. *
  108. * BR0, BR1:
  109. * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
  110. * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
  111. * Port Size = 16 bits = BRx[19:20] = 10
  112. * Use GPCM = BRx[24:26] = 000
  113. * Valid = BRx[31] = 1
  114. *
  115. * 0 4 8 12 16 20 24 28
  116. * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
  117. * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
  118. *
  119. * OR0, OR1:
  120. * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
  121. * Reserved ORx[17:18] = 11, confusion here?
  122. * CSNT = ORx[20] = 1
  123. * ACS = half cycle delay = ORx[21:22] = 11
  124. * SCY = 6 = ORx[24:27] = 0110
  125. * TRLX = use relaxed timing = ORx[29] = 1
  126. * EAD = use external address latch delay = OR[31] = 1
  127. *
  128. * 0 4 8 12 16 20 24 28
  129. * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
  130. */
  131. #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
  132. #ifdef CONFIG_PHYS_64BIT
  133. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
  134. #else
  135. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  136. #endif
  137. #define CONFIG_SYS_BR0_PRELIM \
  138. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
  139. #define CONFIG_SYS_BR1_PRELIM \
  140. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
  141. #define CONFIG_SYS_OR0_PRELIM 0xff806e65
  142. #define CONFIG_SYS_OR1_PRELIM 0xff806e65
  143. #define CONFIG_SYS_FLASH_BANKS_LIST \
  144. {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
  145. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  146. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
  147. #undef CONFIG_SYS_FLASH_CHECKSUM
  148. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  149. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  150. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  151. #define CONFIG_FLASH_CFI_DRIVER
  152. #define CONFIG_SYS_FLASH_CFI
  153. #define CONFIG_SYS_FLASH_EMPTY_INFO
  154. #define CONFIG_HWCONFIG /* enable hwconfig */
  155. /*
  156. * SDRAM on the Local Bus
  157. */
  158. #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  159. #ifdef CONFIG_PHYS_64BIT
  160. #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
  161. #else
  162. #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
  163. #endif
  164. #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  165. /*
  166. * Base Register 2 and Option Register 2 configure SDRAM.
  167. * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
  168. *
  169. * For BR2, need:
  170. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  171. * port-size = 32-bits = BR2[19:20] = 11
  172. * no parity checking = BR2[21:22] = 00
  173. * SDRAM for MSEL = BR2[24:26] = 011
  174. * Valid = BR[31] = 1
  175. *
  176. * 0 4 8 12 16 20 24 28
  177. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  178. *
  179. * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
  180. * FIXME: the top 17 bits of BR2.
  181. */
  182. #define CONFIG_SYS_BR2_PRELIM \
  183. (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
  184. | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
  185. /*
  186. * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
  187. *
  188. * For OR2, need:
  189. * 64MB mask for AM, OR2[0:7] = 1111 1100
  190. * XAM, OR2[17:18] = 11
  191. * 9 columns OR2[19-21] = 010
  192. * 13 rows OR2[23-25] = 100
  193. * EAD set for extra time OR[31] = 1
  194. *
  195. * 0 4 8 12 16 20 24 28
  196. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  197. */
  198. #define CONFIG_SYS_OR2_PRELIM 0xfc006901
  199. #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  200. #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
  201. #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  202. #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
  203. /*
  204. * Common settings for all Local Bus SDRAM commands.
  205. * At run time, either BSMA1516 (for CPU 1.1)
  206. * or BSMA1617 (for CPU 1.0) (old)
  207. * is OR'ed in too.
  208. */
  209. #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
  210. | LSDMR_PRETOACT7 \
  211. | LSDMR_ACTTORW7 \
  212. | LSDMR_BL8 \
  213. | LSDMR_WRC4 \
  214. | LSDMR_CL3 \
  215. | LSDMR_RFEN \
  216. )
  217. /*
  218. * The CADMUS registers are connected to CS3 on CDS.
  219. * The new memory map places CADMUS at 0xf8000000.
  220. *
  221. * For BR3, need:
  222. * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
  223. * port-size = 8-bits = BR[19:20] = 01
  224. * no parity checking = BR[21:22] = 00
  225. * GPMC for MSEL = BR[24:26] = 000
  226. * Valid = BR[31] = 1
  227. *
  228. * 0 4 8 12 16 20 24 28
  229. * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
  230. *
  231. * For OR3, need:
  232. * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
  233. * disable buffer ctrl OR[19] = 0
  234. * CSNT OR[20] = 1
  235. * ACS OR[21:22] = 11
  236. * XACS OR[23] = 1
  237. * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
  238. * SETA OR[28] = 0
  239. * TRLX OR[29] = 1
  240. * EHTR OR[30] = 1
  241. * EAD extra time OR[31] = 1
  242. *
  243. * 0 4 8 12 16 20 24 28
  244. * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
  245. */
  246. #define CONFIG_FSL_CADMUS
  247. #define CADMUS_BASE_ADDR 0xf8000000
  248. #ifdef CONFIG_PHYS_64BIT
  249. #define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
  250. #else
  251. #define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
  252. #endif
  253. #define CONFIG_SYS_BR3_PRELIM \
  254. (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
  255. #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
  256. #define CONFIG_SYS_INIT_RAM_LOCK 1
  257. #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  258. #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
  259. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  260. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  261. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  262. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  263. /* Serial Port */
  264. #define CONFIG_CONS_INDEX 2
  265. #define CONFIG_SYS_NS16550_SERIAL
  266. #define CONFIG_SYS_NS16550_REG_SIZE 1
  267. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  268. #define CONFIG_SYS_BAUDRATE_TABLE \
  269. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  270. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  271. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  272. /*
  273. * I2C
  274. */
  275. #define CONFIG_SYS_I2C
  276. #define CONFIG_SYS_I2C_FSL
  277. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  278. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  279. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  280. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
  281. /* EEPROM */
  282. #define CONFIG_ID_EEPROM
  283. #define CONFIG_SYS_I2C_EEPROM_CCID
  284. #define CONFIG_SYS_ID_EEPROM
  285. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  286. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  287. /*
  288. * General PCI
  289. * Memory space is mapped 1-1, but I/O space must start from 0.
  290. */
  291. #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
  292. #ifdef CONFIG_PHYS_64BIT
  293. #define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
  294. #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
  295. #else
  296. #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
  297. #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
  298. #endif
  299. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  300. #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
  301. #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
  302. #ifdef CONFIG_PHYS_64BIT
  303. #define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
  304. #else
  305. #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
  306. #endif
  307. #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
  308. #ifdef CONFIG_PCIE1
  309. #define CONFIG_SYS_PCIE1_NAME "Slot"
  310. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
  311. #ifdef CONFIG_PHYS_64BIT
  312. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  313. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
  314. #else
  315. #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
  316. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
  317. #endif
  318. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  319. #define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
  320. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  321. #ifdef CONFIG_PHYS_64BIT
  322. #define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
  323. #else
  324. #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
  325. #endif
  326. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
  327. #endif
  328. /*
  329. * RapidIO MMU
  330. */
  331. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
  332. #ifdef CONFIG_PHYS_64BIT
  333. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
  334. #else
  335. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
  336. #endif
  337. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
  338. #ifdef CONFIG_LEGACY
  339. #define BRIDGE_ID 17
  340. #define VIA_ID 2
  341. #else
  342. #define BRIDGE_ID 28
  343. #define VIA_ID 4
  344. #endif
  345. #if defined(CONFIG_PCI)
  346. #undef CONFIG_EEPRO100
  347. #undef CONFIG_TULIP
  348. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  349. #endif /* CONFIG_PCI */
  350. #if defined(CONFIG_TSEC_ENET)
  351. #define CONFIG_MII 1 /* MII PHY management */
  352. #define CONFIG_TSEC1 1
  353. #define CONFIG_TSEC1_NAME "eTSEC0"
  354. #define CONFIG_TSEC2 1
  355. #define CONFIG_TSEC2_NAME "eTSEC1"
  356. #define CONFIG_TSEC3 1
  357. #define CONFIG_TSEC3_NAME "eTSEC2"
  358. #define CONFIG_TSEC4
  359. #define CONFIG_TSEC4_NAME "eTSEC3"
  360. #undef CONFIG_MPC85XX_FEC
  361. #define CONFIG_PHY_MARVELL
  362. #define TSEC1_PHY_ADDR 0
  363. #define TSEC2_PHY_ADDR 1
  364. #define TSEC3_PHY_ADDR 2
  365. #define TSEC4_PHY_ADDR 3
  366. #define TSEC1_PHYIDX 0
  367. #define TSEC2_PHYIDX 0
  368. #define TSEC3_PHYIDX 0
  369. #define TSEC4_PHYIDX 0
  370. #define TSEC1_FLAGS TSEC_GIGABIT
  371. #define TSEC2_FLAGS TSEC_GIGABIT
  372. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  373. #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  374. /* Options are: eTSEC[0-3] */
  375. #define CONFIG_ETHPRIME "eTSEC0"
  376. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  377. #endif /* CONFIG_TSEC_ENET */
  378. /*
  379. * Environment
  380. */
  381. #define CONFIG_ENV_IS_IN_FLASH 1
  382. #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
  383. #define CONFIG_ENV_ADDR 0xfff80000
  384. #else
  385. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  386. #endif
  387. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */
  388. #define CONFIG_ENV_SIZE 0x2000
  389. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  390. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  391. /*
  392. * BOOTP options
  393. */
  394. #define CONFIG_BOOTP_BOOTFILESIZE
  395. #define CONFIG_BOOTP_BOOTPATH
  396. #define CONFIG_BOOTP_GATEWAY
  397. #define CONFIG_BOOTP_HOSTNAME
  398. /*
  399. * Command line configuration.
  400. */
  401. #define CONFIG_CMD_IRQ
  402. #define CONFIG_CMD_REGINFO
  403. #if defined(CONFIG_PCI)
  404. #define CONFIG_CMD_PCI
  405. #endif
  406. #undef CONFIG_WATCHDOG /* watchdog disabled */
  407. /*
  408. * Miscellaneous configurable options
  409. */
  410. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  411. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  412. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  413. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  414. #if defined(CONFIG_CMD_KGDB)
  415. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  416. #else
  417. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  418. #endif
  419. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  420. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  421. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  422. /*
  423. * For booting Linux, the board info and command line data
  424. * have to be in the first 64 MB of memory, since this is
  425. * the maximum mapped by the Linux kernel during initialization.
  426. */
  427. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
  428. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  429. #if defined(CONFIG_CMD_KGDB)
  430. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  431. #endif
  432. /*
  433. * Environment Configuration
  434. */
  435. #if defined(CONFIG_TSEC_ENET)
  436. #define CONFIG_HAS_ETH0
  437. #define CONFIG_HAS_ETH1
  438. #define CONFIG_HAS_ETH2
  439. #define CONFIG_HAS_ETH3
  440. #endif
  441. #define CONFIG_IPADDR 192.168.1.253
  442. #define CONFIG_HOSTNAME unknown
  443. #define CONFIG_ROOTPATH "/nfsroot"
  444. #define CONFIG_BOOTFILE "8548cds/uImage.uboot"
  445. #define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
  446. #define CONFIG_SERVERIP 192.168.1.1
  447. #define CONFIG_GATEWAYIP 192.168.1.1
  448. #define CONFIG_NETMASK 255.255.255.0
  449. #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
  450. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  451. #define CONFIG_BAUDRATE 115200
  452. #define CONFIG_EXTRA_ENV_SETTINGS \
  453. "hwconfig=fsl_ddr:ecc=off\0" \
  454. "netdev=eth0\0" \
  455. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  456. "tftpflash=tftpboot $loadaddr $uboot; " \
  457. "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
  458. " +$filesize; " \
  459. "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
  460. " +$filesize; " \
  461. "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
  462. " $filesize; " \
  463. "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
  464. " +$filesize; " \
  465. "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
  466. " $filesize\0" \
  467. "consoledev=ttyS1\0" \
  468. "ramdiskaddr=2000000\0" \
  469. "ramdiskfile=ramdisk.uboot\0" \
  470. "fdtaddr=1e00000\0" \
  471. "fdtfile=mpc8548cds.dtb\0"
  472. #define CONFIG_NFSBOOTCOMMAND \
  473. "setenv bootargs root=/dev/nfs rw " \
  474. "nfsroot=$serverip:$rootpath " \
  475. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  476. "console=$consoledev,$baudrate $othbootargs;" \
  477. "tftp $loadaddr $bootfile;" \
  478. "tftp $fdtaddr $fdtfile;" \
  479. "bootm $loadaddr - $fdtaddr"
  480. #define CONFIG_RAMBOOTCOMMAND \
  481. "setenv bootargs root=/dev/ram rw " \
  482. "console=$consoledev,$baudrate $othbootargs;" \
  483. "tftp $ramdiskaddr $ramdiskfile;" \
  484. "tftp $loadaddr $bootfile;" \
  485. "tftp $fdtaddr $fdtfile;" \
  486. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  487. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  488. #endif /* __CONFIG_H */