MPC8541CDS.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435
  1. /*
  2. * Copyright 2004, 2011 Freescale Semiconductor.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * mpc8541cds board configuration file
  8. *
  9. * Please refer to doc/README.mpc85xxcds for more info.
  10. *
  11. */
  12. #ifndef __CONFIG_H
  13. #define __CONFIG_H
  14. /* High Level Configuration Options */
  15. #define CONFIG_CPM2 1 /* has CPM2 */
  16. #define CONFIG_SYS_TEXT_BASE 0xfff80000
  17. #define CONFIG_PCI_INDIRECT_BRIDGE
  18. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  19. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  20. #define CONFIG_ENV_OVERWRITE
  21. #define CONFIG_FSL_VIA
  22. #ifndef __ASSEMBLY__
  23. extern unsigned long get_clock_freq(void);
  24. #endif
  25. #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
  26. /*
  27. * These can be toggled for performance analysis, otherwise use default.
  28. */
  29. #define CONFIG_L2_CACHE /* toggle L2 cache */
  30. #define CONFIG_BTB /* toggle branch predition */
  31. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  32. #define CONFIG_SYS_MEMTEST_END 0x00400000
  33. #define CONFIG_SYS_CCSRBAR 0xe0000000
  34. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  35. /* DDR Setup */
  36. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  37. #define CONFIG_DDR_SPD
  38. #undef CONFIG_FSL_DDR_INTERACTIVE
  39. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  40. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  41. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  42. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  43. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  44. /* I2C addresses of SPD EEPROMs */
  45. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  46. /*
  47. * Make sure required options are set
  48. */
  49. #ifndef CONFIG_SPD_EEPROM
  50. #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
  51. #endif
  52. #undef CONFIG_CLOCKS_IN_MHZ
  53. /*
  54. * Local Bus Definitions
  55. */
  56. /*
  57. * FLASH on the Local Bus
  58. * Two banks, 8M each, using the CFI driver.
  59. * Boot from BR0/OR0 bank at 0xff00_0000
  60. * Alternate BR1/OR1 bank at 0xff80_0000
  61. *
  62. * BR0, BR1:
  63. * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
  64. * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
  65. * Port Size = 16 bits = BRx[19:20] = 10
  66. * Use GPCM = BRx[24:26] = 000
  67. * Valid = BRx[31] = 1
  68. *
  69. * 0 4 8 12 16 20 24 28
  70. * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
  71. * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
  72. *
  73. * OR0, OR1:
  74. * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
  75. * Reserved ORx[17:18] = 11, confusion here?
  76. * CSNT = ORx[20] = 1
  77. * ACS = half cycle delay = ORx[21:22] = 11
  78. * SCY = 6 = ORx[24:27] = 0110
  79. * TRLX = use relaxed timing = ORx[29] = 1
  80. * EAD = use external address latch delay = OR[31] = 1
  81. *
  82. * 0 4 8 12 16 20 24 28
  83. * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
  84. */
  85. #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
  86. #define CONFIG_SYS_BR0_PRELIM 0xff801001
  87. #define CONFIG_SYS_BR1_PRELIM 0xff001001
  88. #define CONFIG_SYS_OR0_PRELIM 0xff806e65
  89. #define CONFIG_SYS_OR1_PRELIM 0xff806e65
  90. #define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
  91. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  92. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
  93. #undef CONFIG_SYS_FLASH_CHECKSUM
  94. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  95. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  96. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  97. #define CONFIG_FLASH_CFI_DRIVER
  98. #define CONFIG_SYS_FLASH_CFI
  99. #define CONFIG_SYS_FLASH_EMPTY_INFO
  100. /*
  101. * SDRAM on the Local Bus
  102. */
  103. #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  104. #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  105. /*
  106. * Base Register 2 and Option Register 2 configure SDRAM.
  107. * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
  108. *
  109. * For BR2, need:
  110. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  111. * port-size = 32-bits = BR2[19:20] = 11
  112. * no parity checking = BR2[21:22] = 00
  113. * SDRAM for MSEL = BR2[24:26] = 011
  114. * Valid = BR[31] = 1
  115. *
  116. * 0 4 8 12 16 20 24 28
  117. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  118. *
  119. * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
  120. * FIXME: the top 17 bits of BR2.
  121. */
  122. #define CONFIG_SYS_BR2_PRELIM 0xf0001861
  123. /*
  124. * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
  125. *
  126. * For OR2, need:
  127. * 64MB mask for AM, OR2[0:7] = 1111 1100
  128. * XAM, OR2[17:18] = 11
  129. * 9 columns OR2[19-21] = 010
  130. * 13 rows OR2[23-25] = 100
  131. * EAD set for extra time OR[31] = 1
  132. *
  133. * 0 4 8 12 16 20 24 28
  134. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  135. */
  136. #define CONFIG_SYS_OR2_PRELIM 0xfc006901
  137. #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  138. #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
  139. #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  140. #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
  141. /*
  142. * Common settings for all Local Bus SDRAM commands.
  143. * At run time, either BSMA1516 (for CPU 1.1)
  144. * or BSMA1617 (for CPU 1.0) (old)
  145. * is OR'ed in too.
  146. */
  147. #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
  148. | LSDMR_PRETOACT7 \
  149. | LSDMR_ACTTORW7 \
  150. | LSDMR_BL8 \
  151. | LSDMR_WRC4 \
  152. | LSDMR_CL3 \
  153. | LSDMR_RFEN \
  154. )
  155. /*
  156. * The CADMUS registers are connected to CS3 on CDS.
  157. * The new memory map places CADMUS at 0xf8000000.
  158. *
  159. * For BR3, need:
  160. * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
  161. * port-size = 8-bits = BR[19:20] = 01
  162. * no parity checking = BR[21:22] = 00
  163. * GPMC for MSEL = BR[24:26] = 000
  164. * Valid = BR[31] = 1
  165. *
  166. * 0 4 8 12 16 20 24 28
  167. * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
  168. *
  169. * For OR3, need:
  170. * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
  171. * disable buffer ctrl OR[19] = 0
  172. * CSNT OR[20] = 1
  173. * ACS OR[21:22] = 11
  174. * XACS OR[23] = 1
  175. * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
  176. * SETA OR[28] = 0
  177. * TRLX OR[29] = 1
  178. * EHTR OR[30] = 1
  179. * EAD extra time OR[31] = 1
  180. *
  181. * 0 4 8 12 16 20 24 28
  182. * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
  183. */
  184. #define CONFIG_FSL_CADMUS
  185. #define CADMUS_BASE_ADDR 0xf8000000
  186. #define CONFIG_SYS_BR3_PRELIM 0xf8000801
  187. #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
  188. #define CONFIG_SYS_INIT_RAM_LOCK 1
  189. #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  190. #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
  191. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  192. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  193. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  194. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  195. /* Serial Port */
  196. #define CONFIG_CONS_INDEX 2
  197. #define CONFIG_SYS_NS16550_SERIAL
  198. #define CONFIG_SYS_NS16550_REG_SIZE 1
  199. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  200. #define CONFIG_SYS_BAUDRATE_TABLE \
  201. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  202. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  203. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  204. /*
  205. * I2C
  206. */
  207. #define CONFIG_SYS_I2C
  208. #define CONFIG_SYS_I2C_FSL
  209. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  210. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  211. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  212. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
  213. /* EEPROM */
  214. #define CONFIG_ID_EEPROM
  215. #define CONFIG_SYS_I2C_EEPROM_CCID
  216. #define CONFIG_SYS_ID_EEPROM
  217. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  218. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  219. /*
  220. * General PCI
  221. * Memory space is mapped 1-1, but I/O space must start from 0.
  222. */
  223. #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
  224. #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
  225. #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
  226. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  227. #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
  228. #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
  229. #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
  230. #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
  231. #define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
  232. #define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
  233. #define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
  234. #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
  235. #define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
  236. #define CONFIG_SYS_PCI2_IO_BUS 0x00000000
  237. #define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
  238. #define CONFIG_SYS_PCI2_IO_SIZE 0x100000 /* 1M */
  239. #ifdef CONFIG_LEGACY
  240. #define BRIDGE_ID 17
  241. #define VIA_ID 2
  242. #else
  243. #define BRIDGE_ID 28
  244. #define VIA_ID 4
  245. #endif
  246. #if defined(CONFIG_PCI)
  247. #define CONFIG_MPC85XX_PCI2
  248. #undef CONFIG_EEPRO100
  249. #undef CONFIG_TULIP
  250. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  251. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  252. #endif /* CONFIG_PCI */
  253. #if defined(CONFIG_TSEC_ENET)
  254. #define CONFIG_MII 1 /* MII PHY management */
  255. #define CONFIG_TSEC1 1
  256. #define CONFIG_TSEC1_NAME "TSEC0"
  257. #define CONFIG_TSEC2 1
  258. #define CONFIG_TSEC2_NAME "TSEC1"
  259. #define TSEC1_PHY_ADDR 0
  260. #define TSEC2_PHY_ADDR 1
  261. #define TSEC1_PHYIDX 0
  262. #define TSEC2_PHYIDX 0
  263. #define TSEC1_FLAGS TSEC_GIGABIT
  264. #define TSEC2_FLAGS TSEC_GIGABIT
  265. /* Options are: TSEC[0-1] */
  266. #define CONFIG_ETHPRIME "TSEC0"
  267. #endif /* CONFIG_TSEC_ENET */
  268. /*
  269. * Environment
  270. */
  271. #define CONFIG_ENV_IS_IN_FLASH 1
  272. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
  273. #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  274. #define CONFIG_ENV_SIZE 0x2000
  275. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  276. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  277. /*
  278. * BOOTP options
  279. */
  280. #define CONFIG_BOOTP_BOOTFILESIZE
  281. #define CONFIG_BOOTP_BOOTPATH
  282. #define CONFIG_BOOTP_GATEWAY
  283. #define CONFIG_BOOTP_HOSTNAME
  284. /*
  285. * Command line configuration.
  286. */
  287. #define CONFIG_CMD_IRQ
  288. #define CONFIG_CMD_REGINFO
  289. #if defined(CONFIG_PCI)
  290. #define CONFIG_CMD_PCI
  291. #endif
  292. #undef CONFIG_WATCHDOG /* watchdog disabled */
  293. /*
  294. * Miscellaneous configurable options
  295. */
  296. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  297. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  298. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  299. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  300. #if defined(CONFIG_CMD_KGDB)
  301. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  302. #else
  303. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  304. #endif
  305. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  306. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  307. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  308. /*
  309. * For booting Linux, the board info and command line data
  310. * have to be in the first 64 MB of memory, since this is
  311. * the maximum mapped by the Linux kernel during initialization.
  312. */
  313. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
  314. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  315. #if defined(CONFIG_CMD_KGDB)
  316. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  317. #endif
  318. /*
  319. * Environment Configuration
  320. */
  321. /* The mac addresses for all ethernet interface */
  322. #if defined(CONFIG_TSEC_ENET)
  323. #define CONFIG_HAS_ETH0
  324. #define CONFIG_HAS_ETH1
  325. #define CONFIG_HAS_ETH2
  326. #endif
  327. #define CONFIG_IPADDR 192.168.1.253
  328. #define CONFIG_HOSTNAME unknown
  329. #define CONFIG_ROOTPATH "/nfsroot"
  330. #define CONFIG_BOOTFILE "your.uImage"
  331. #define CONFIG_SERVERIP 192.168.1.1
  332. #define CONFIG_GATEWAYIP 192.168.1.1
  333. #define CONFIG_NETMASK 255.255.255.0
  334. #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
  335. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  336. #define CONFIG_BAUDRATE 115200
  337. #define CONFIG_EXTRA_ENV_SETTINGS \
  338. "netdev=eth0\0" \
  339. "consoledev=ttyS1\0" \
  340. "ramdiskaddr=600000\0" \
  341. "ramdiskfile=your.ramdisk.u-boot\0" \
  342. "fdtaddr=400000\0" \
  343. "fdtfile=your.fdt.dtb\0"
  344. #define CONFIG_NFSBOOTCOMMAND \
  345. "setenv bootargs root=/dev/nfs rw " \
  346. "nfsroot=$serverip:$rootpath " \
  347. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  348. "console=$consoledev,$baudrate $othbootargs;" \
  349. "tftp $loadaddr $bootfile;" \
  350. "tftp $fdtaddr $fdtfile;" \
  351. "bootm $loadaddr - $fdtaddr"
  352. #define CONFIG_RAMBOOTCOMMAND \
  353. "setenv bootargs root=/dev/ram rw " \
  354. "console=$consoledev,$baudrate $othbootargs;" \
  355. "tftp $ramdiskaddr $ramdiskfile;" \
  356. "tftp $loadaddr $bootfile;" \
  357. "bootm $loadaddr $ramdiskaddr"
  358. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  359. #endif /* __CONFIG_H */