MPC8540ADS.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411
  1. /*
  2. * Copyright 2004, 2011 Freescale Semiconductor.
  3. * (C) Copyright 2002,2003 Motorola,Inc.
  4. * Xianghua Xiao <X.Xiao@motorola.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. /*
  9. * mpc8540ads board configuration file
  10. *
  11. * Please refer to doc/README.mpc85xx for more info.
  12. *
  13. * Make sure you change the MAC address and other network params first,
  14. * search for CONFIG_SERVERIP, etc in this file.
  15. */
  16. #ifndef __CONFIG_H
  17. #define __CONFIG_H
  18. /*
  19. * default CCARBAR is at 0xff700000
  20. * assume U-Boot is less than 0.5MB
  21. */
  22. #define CONFIG_SYS_TEXT_BASE 0xfff80000
  23. #ifndef CONFIG_HAS_FEC
  24. #define CONFIG_HAS_FEC 1 /* 8540 has FEC */
  25. #endif
  26. #define CONFIG_PCI_INDIRECT_BRIDGE
  27. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  28. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  29. #define CONFIG_ENV_OVERWRITE
  30. /*
  31. * sysclk for MPC85xx
  32. *
  33. * Two valid values are:
  34. * 33000000
  35. * 66000000
  36. *
  37. * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
  38. * is likely the desired value here, so that is now the default.
  39. * The board, however, can run at 66MHz. In any event, this value
  40. * must match the settings of some switches. Details can be found
  41. * in the README.mpc85xxads.
  42. *
  43. * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to
  44. * 33MHz to accommodate, based on a PCI pin.
  45. * Note that PCI-X won't work at 33MHz.
  46. */
  47. #ifndef CONFIG_SYS_CLK_FREQ
  48. #define CONFIG_SYS_CLK_FREQ 33000000
  49. #endif
  50. /*
  51. * These can be toggled for performance analysis, otherwise use default.
  52. */
  53. #define CONFIG_L2_CACHE /* toggle L2 cache */
  54. #define CONFIG_BTB /* toggle branch predition */
  55. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
  56. #define CONFIG_SYS_MEMTEST_END 0x00400000
  57. #define CONFIG_SYS_CCSRBAR 0xe0000000
  58. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  59. /* DDR Setup */
  60. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  61. #define CONFIG_DDR_SPD
  62. #undef CONFIG_FSL_DDR_INTERACTIVE
  63. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  64. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  65. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  66. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  67. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  68. /* I2C addresses of SPD EEPROMs */
  69. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  70. /* These are used when DDR doesn't use SPD. */
  71. #define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
  72. #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
  73. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
  74. #define CONFIG_SYS_DDR_TIMING_1 0x37344321
  75. #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  76. #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
  77. #define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
  78. #define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
  79. /*
  80. * SDRAM on the Local Bus
  81. */
  82. #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  83. #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  84. #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
  85. #define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
  86. #define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
  87. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  88. #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
  89. #undef CONFIG_SYS_FLASH_CHECKSUM
  90. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  91. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  92. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  93. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  94. #define CONFIG_SYS_RAMBOOT
  95. #else
  96. #undef CONFIG_SYS_RAMBOOT
  97. #endif
  98. #define CONFIG_FLASH_CFI_DRIVER
  99. #define CONFIG_SYS_FLASH_CFI
  100. #define CONFIG_SYS_FLASH_EMPTY_INFO
  101. #undef CONFIG_CLOCKS_IN_MHZ
  102. /*
  103. * Local Bus Definitions
  104. */
  105. /*
  106. * Base Register 2 and Option Register 2 configure SDRAM.
  107. * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
  108. *
  109. * For BR2, need:
  110. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  111. * port-size = 32-bits = BR2[19:20] = 11
  112. * no parity checking = BR2[21:22] = 00
  113. * SDRAM for MSEL = BR2[24:26] = 011
  114. * Valid = BR[31] = 1
  115. *
  116. * 0 4 8 12 16 20 24 28
  117. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  118. *
  119. * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
  120. * FIXME: the top 17 bits of BR2.
  121. */
  122. #define CONFIG_SYS_BR2_PRELIM 0xf0001861
  123. /*
  124. * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
  125. *
  126. * For OR2, need:
  127. * 64MB mask for AM, OR2[0:7] = 1111 1100
  128. * XAM, OR2[17:18] = 11
  129. * 9 columns OR2[19-21] = 010
  130. * 13 rows OR2[23-25] = 100
  131. * EAD set for extra time OR[31] = 1
  132. *
  133. * 0 4 8 12 16 20 24 28
  134. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  135. */
  136. #define CONFIG_SYS_OR2_PRELIM 0xfc006901
  137. #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  138. #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
  139. #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  140. #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
  141. #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
  142. | LSDMR_RFCR5 \
  143. | LSDMR_PRETOACT3 \
  144. | LSDMR_ACTTORW3 \
  145. | LSDMR_BL8 \
  146. | LSDMR_WRC2 \
  147. | LSDMR_CL3 \
  148. | LSDMR_RFEN \
  149. )
  150. /*
  151. * SDRAM Controller configuration sequence.
  152. */
  153. #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
  154. #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
  155. #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
  156. #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
  157. #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
  158. /*
  159. * 32KB, 8-bit wide for ADS config reg
  160. */
  161. #define CONFIG_SYS_BR4_PRELIM 0xf8000801
  162. #define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
  163. #define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
  164. #define CONFIG_SYS_INIT_RAM_LOCK 1
  165. #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  166. #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
  167. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  168. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  169. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  170. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  171. /* Serial Port */
  172. #define CONFIG_CONS_INDEX 1
  173. #define CONFIG_SYS_NS16550_SERIAL
  174. #define CONFIG_SYS_NS16550_REG_SIZE 1
  175. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  176. #define CONFIG_SYS_BAUDRATE_TABLE \
  177. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  178. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  179. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  180. /*
  181. * I2C
  182. */
  183. #define CONFIG_SYS_I2C
  184. #define CONFIG_SYS_I2C_FSL
  185. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  186. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  187. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  188. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
  189. /* RapidIO MMU */
  190. #define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
  191. #define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
  192. #define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
  193. #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
  194. /*
  195. * General PCI
  196. * Memory space is mapped 1-1, but I/O space must start from 0.
  197. */
  198. #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
  199. #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
  200. #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
  201. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  202. #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
  203. #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
  204. #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
  205. #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
  206. #if defined(CONFIG_PCI)
  207. #undef CONFIG_EEPRO100
  208. #undef CONFIG_TULIP
  209. #if !defined(CONFIG_PCI_PNP)
  210. #define PCI_ENET0_IOADDR 0xe0000000
  211. #define PCI_ENET0_MEMADDR 0xe0000000
  212. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  213. #endif
  214. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  215. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  216. #endif /* CONFIG_PCI */
  217. #if defined(CONFIG_TSEC_ENET)
  218. #define CONFIG_MII 1 /* MII PHY management */
  219. #define CONFIG_TSEC1 1
  220. #define CONFIG_TSEC1_NAME "TSEC0"
  221. #define CONFIG_TSEC2 1
  222. #define CONFIG_TSEC2_NAME "TSEC1"
  223. #define TSEC1_PHY_ADDR 0
  224. #define TSEC2_PHY_ADDR 1
  225. #define TSEC1_PHYIDX 0
  226. #define TSEC2_PHYIDX 0
  227. #define TSEC1_FLAGS TSEC_GIGABIT
  228. #define TSEC2_FLAGS TSEC_GIGABIT
  229. #if CONFIG_HAS_FEC
  230. #define CONFIG_MPC85XX_FEC 1
  231. #define CONFIG_MPC85XX_FEC_NAME "FEC"
  232. #define FEC_PHY_ADDR 3
  233. #define FEC_PHYIDX 0
  234. #define FEC_FLAGS 0
  235. #endif
  236. /* Options are: TSEC[0-1], FEC */
  237. #define CONFIG_ETHPRIME "TSEC0"
  238. #endif /* CONFIG_TSEC_ENET */
  239. /*
  240. * Environment
  241. */
  242. #ifndef CONFIG_SYS_RAMBOOT
  243. #define CONFIG_ENV_IS_IN_FLASH 1
  244. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
  245. #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  246. #define CONFIG_ENV_SIZE 0x2000
  247. #else
  248. #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
  249. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  250. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  251. #define CONFIG_ENV_SIZE 0x2000
  252. #endif
  253. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  254. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  255. /*
  256. * BOOTP options
  257. */
  258. #define CONFIG_BOOTP_BOOTFILESIZE
  259. #define CONFIG_BOOTP_BOOTPATH
  260. #define CONFIG_BOOTP_GATEWAY
  261. #define CONFIG_BOOTP_HOSTNAME
  262. /*
  263. * Command line configuration.
  264. */
  265. #define CONFIG_CMD_IRQ
  266. #if defined(CONFIG_PCI)
  267. #define CONFIG_CMD_PCI
  268. #endif
  269. #undef CONFIG_WATCHDOG /* watchdog disabled */
  270. /*
  271. * Miscellaneous configurable options
  272. */
  273. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  274. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  275. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  276. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  277. #if defined(CONFIG_CMD_KGDB)
  278. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  279. #else
  280. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  281. #endif
  282. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  283. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  284. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  285. /*
  286. * For booting Linux, the board info and command line data
  287. * have to be in the first 64 MB of memory, since this is
  288. * the maximum mapped by the Linux kernel during initialization.
  289. */
  290. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
  291. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  292. #if defined(CONFIG_CMD_KGDB)
  293. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  294. #endif
  295. /*
  296. * Environment Configuration
  297. */
  298. /* The mac addresses for all ethernet interface */
  299. #if defined(CONFIG_TSEC_ENET)
  300. #define CONFIG_HAS_ETH0
  301. #define CONFIG_HAS_ETH1
  302. #define CONFIG_HAS_ETH2
  303. #endif
  304. #define CONFIG_IPADDR 192.168.1.253
  305. #define CONFIG_HOSTNAME unknown
  306. #define CONFIG_ROOTPATH "/nfsroot"
  307. #define CONFIG_BOOTFILE "your.uImage"
  308. #define CONFIG_SERVERIP 192.168.1.1
  309. #define CONFIG_GATEWAYIP 192.168.1.1
  310. #define CONFIG_NETMASK 255.255.255.0
  311. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  312. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  313. #define CONFIG_BAUDRATE 115200
  314. #define CONFIG_EXTRA_ENV_SETTINGS \
  315. "netdev=eth0\0" \
  316. "consoledev=ttyS0\0" \
  317. "ramdiskaddr=1000000\0" \
  318. "ramdiskfile=your.ramdisk.u-boot\0" \
  319. "fdtaddr=400000\0" \
  320. "fdtfile=your.fdt.dtb\0"
  321. #define CONFIG_NFSBOOTCOMMAND \
  322. "setenv bootargs root=/dev/nfs rw " \
  323. "nfsroot=$serverip:$rootpath " \
  324. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  325. "console=$consoledev,$baudrate $othbootargs;" \
  326. "tftp $loadaddr $bootfile;" \
  327. "tftp $fdtaddr $fdtfile;" \
  328. "bootm $loadaddr - $fdtaddr"
  329. #define CONFIG_RAMBOOTCOMMAND \
  330. "setenv bootargs root=/dev/ram rw " \
  331. "console=$consoledev,$baudrate $othbootargs;" \
  332. "tftp $ramdiskaddr $ramdiskfile;" \
  333. "tftp $loadaddr $bootfile;" \
  334. "tftp $fdtaddr $fdtfile;" \
  335. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  336. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  337. #endif /* __CONFIG_H */