MPC8536DS.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736
  1. /*
  2. * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * mpc8536ds board configuration file
  8. *
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. #include "../board/freescale/common/ics307_clk.h"
  13. #ifdef CONFIG_SDCARD
  14. #define CONFIG_RAMBOOT_SDCARD 1
  15. #define CONFIG_SYS_TEXT_BASE 0xf8f40000
  16. #define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
  17. #endif
  18. #ifdef CONFIG_SPIFLASH
  19. #define CONFIG_RAMBOOT_SPIFLASH 1
  20. #define CONFIG_SYS_TEXT_BASE 0xf8f40000
  21. #define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
  22. #endif
  23. #ifndef CONFIG_SYS_TEXT_BASE
  24. #define CONFIG_SYS_TEXT_BASE 0xeff40000
  25. #endif
  26. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  27. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  28. #endif
  29. #ifndef CONFIG_SYS_MONITOR_BASE
  30. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  31. #endif
  32. #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
  33. #define CONFIG_PCI1 1 /* Enable PCI controller 1 */
  34. #define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
  35. #define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
  36. #define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
  37. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  38. #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
  39. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  40. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  41. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  42. #define CONFIG_ENV_OVERWRITE
  43. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
  44. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
  45. #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
  46. /*
  47. * These can be toggled for performance analysis, otherwise use default.
  48. */
  49. #define CONFIG_L2_CACHE /* toggle L2 cache */
  50. #define CONFIG_BTB /* toggle branch predition */
  51. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  52. #define CONFIG_ENABLE_36BIT_PHYS 1
  53. #ifdef CONFIG_PHYS_64BIT
  54. #define CONFIG_ADDR_MAP 1
  55. #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
  56. #endif
  57. #define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
  58. #define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
  59. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  60. /*
  61. * Config the L2 Cache as L2 SRAM
  62. */
  63. #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
  64. #ifdef CONFIG_PHYS_64BIT
  65. #define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
  66. #else
  67. #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
  68. #endif
  69. #define CONFIG_SYS_L2_SIZE (512 << 10)
  70. #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
  71. #define CONFIG_SYS_CCSRBAR 0xffe00000
  72. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  73. #if defined(CONFIG_NAND_SPL)
  74. #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
  75. #endif
  76. /* DDR Setup */
  77. #define CONFIG_VERY_BIG_RAM
  78. #undef CONFIG_FSL_DDR_INTERACTIVE
  79. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  80. #define CONFIG_DDR_SPD
  81. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  82. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  83. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  84. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  85. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  86. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  87. /* I2C addresses of SPD EEPROMs */
  88. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  89. #define CONFIG_SYS_SPD_BUS_NUM 1
  90. /* These are used when DDR doesn't use SPD. */
  91. #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
  92. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
  93. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
  94. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  95. #define CONFIG_SYS_DDR_TIMING_0 0x00260802
  96. #define CONFIG_SYS_DDR_TIMING_1 0x3935d322
  97. #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
  98. #define CONFIG_SYS_DDR_MODE_1 0x00480432
  99. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  100. #define CONFIG_SYS_DDR_INTERVAL 0x06180100
  101. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  102. #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
  103. #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
  104. #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
  105. #define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
  106. #define CONFIG_SYS_DDR_CONTROL2 0x04400010
  107. #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
  108. #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
  109. #define CONFIG_SYS_DDR_SBE 0x00010000
  110. /* Make sure required options are set */
  111. #ifndef CONFIG_SPD_EEPROM
  112. #error ("CONFIG_SPD_EEPROM is required")
  113. #endif
  114. #undef CONFIG_CLOCKS_IN_MHZ
  115. /*
  116. * Memory map -- xxx -this is wrong, needs updating
  117. *
  118. * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
  119. * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
  120. * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
  121. * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
  122. *
  123. * Localbus cacheable (TBD)
  124. * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
  125. *
  126. * Localbus non-cacheable
  127. * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
  128. * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
  129. * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
  130. * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
  131. * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
  132. * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
  133. */
  134. /*
  135. * Local Bus Definitions
  136. */
  137. #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
  138. #ifdef CONFIG_PHYS_64BIT
  139. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  140. #else
  141. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  142. #endif
  143. #define CONFIG_FLASH_BR_PRELIM \
  144. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
  145. #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
  146. #define CONFIG_SYS_BR1_PRELIM \
  147. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
  148. | BR_PS_16 | BR_V)
  149. #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
  150. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
  151. CONFIG_SYS_FLASH_BASE_PHYS }
  152. #define CONFIG_SYS_FLASH_QUIET_TEST
  153. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  154. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  155. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  156. #undef CONFIG_SYS_FLASH_CHECKSUM
  157. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  158. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  159. #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
  160. #define CONFIG_SYS_RAMBOOT
  161. #define CONFIG_SYS_EXTRA_ENV_RELOC
  162. #else
  163. #undef CONFIG_SYS_RAMBOOT
  164. #endif
  165. #define CONFIG_FLASH_CFI_DRIVER
  166. #define CONFIG_SYS_FLASH_CFI
  167. #define CONFIG_SYS_FLASH_EMPTY_INFO
  168. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  169. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  170. #define CONFIG_HWCONFIG /* enable hwconfig */
  171. #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
  172. #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
  173. #ifdef CONFIG_PHYS_64BIT
  174. #define PIXIS_BASE_PHYS 0xfffdf0000ull
  175. #else
  176. #define PIXIS_BASE_PHYS PIXIS_BASE
  177. #endif
  178. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
  179. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  180. #define PIXIS_ID 0x0 /* Board ID at offset 0 */
  181. #define PIXIS_VER 0x1 /* Board version at offset 1 */
  182. #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
  183. #define PIXIS_CSR 0x3 /* PIXIS General control/status register */
  184. #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
  185. #define PIXIS_PWR 0x5 /* PIXIS Power status register */
  186. #define PIXIS_AUX 0x6 /* Auxiliary 1 register */
  187. #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
  188. #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
  189. #define PIXIS_VCTL 0x10 /* VELA Control Register */
  190. #define PIXIS_VSTAT 0x11 /* VELA Status Register */
  191. #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
  192. #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
  193. #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
  194. #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
  195. #define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
  196. #define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
  197. #define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
  198. #define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
  199. #define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
  200. #define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
  201. #define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
  202. #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
  203. #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
  204. #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
  205. #define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
  206. #define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
  207. #define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
  208. #define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
  209. #define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
  210. #define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
  211. #define PIXIS_VWATCH 0x24 /* Watchdog Register */
  212. #define PIXIS_LED 0x25 /* LED Register */
  213. #define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
  214. /* old pixis referenced names */
  215. #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
  216. #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
  217. #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e
  218. #define CONFIG_SYS_INIT_RAM_LOCK 1
  219. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  220. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
  221. #define CONFIG_SYS_GBL_DATA_OFFSET \
  222. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  223. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  224. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  225. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  226. #ifndef CONFIG_NAND_SPL
  227. #define CONFIG_SYS_NAND_BASE 0xffa00000
  228. #ifdef CONFIG_PHYS_64BIT
  229. #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
  230. #else
  231. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  232. #endif
  233. #else
  234. #define CONFIG_SYS_NAND_BASE 0xfff00000
  235. #ifdef CONFIG_PHYS_64BIT
  236. #define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
  237. #else
  238. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  239. #endif
  240. #endif
  241. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
  242. CONFIG_SYS_NAND_BASE + 0x40000, \
  243. CONFIG_SYS_NAND_BASE + 0x80000, \
  244. CONFIG_SYS_NAND_BASE + 0xC0000}
  245. #define CONFIG_SYS_MAX_NAND_DEVICE 4
  246. #define CONFIG_CMD_NAND 1
  247. #define CONFIG_NAND_FSL_ELBC 1
  248. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  249. /* NAND boot: 4K NAND loader config */
  250. #define CONFIG_SYS_NAND_SPL_SIZE 0x1000
  251. #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
  252. #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
  253. #define CONFIG_SYS_NAND_U_BOOT_START \
  254. (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
  255. #define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
  256. #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
  257. #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
  258. /* NAND flash config */
  259. #define CONFIG_SYS_NAND_BR_PRELIM \
  260. (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  261. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  262. | BR_PS_8 /* Port Size = 8 bit */ \
  263. | BR_MS_FCM /* MSEL = FCM */ \
  264. | BR_V) /* valid */
  265. #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
  266. | OR_FCM_PGS /* Large Page*/ \
  267. | OR_FCM_CSCT \
  268. | OR_FCM_CST \
  269. | OR_FCM_CHT \
  270. | OR_FCM_SCY_1 \
  271. | OR_FCM_TRLX \
  272. | OR_FCM_EHTR)
  273. #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  274. #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  275. #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  276. #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  277. #define CONFIG_SYS_BR4_PRELIM \
  278. (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
  279. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  280. | BR_PS_8 /* Port Size = 8 bit */ \
  281. | BR_MS_FCM /* MSEL = FCM */ \
  282. | BR_V) /* valid */
  283. #define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  284. #define CONFIG_SYS_BR5_PRELIM \
  285. (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \
  286. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  287. | BR_PS_8 /* Port Size = 8 bit */ \
  288. | BR_MS_FCM /* MSEL = FCM */ \
  289. | BR_V) /* valid */
  290. #define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  291. #define CONFIG_SYS_BR6_PRELIM \
  292. (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \
  293. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  294. | BR_PS_8 /* Port Size = 8 bit */ \
  295. | BR_MS_FCM /* MSEL = FCM */ \
  296. | BR_V) /* valid */
  297. #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  298. /* Serial Port - controlled on board with jumper J8
  299. * open - index 2
  300. * shorted - index 1
  301. */
  302. #define CONFIG_CONS_INDEX 1
  303. #define CONFIG_SYS_NS16550_SERIAL
  304. #define CONFIG_SYS_NS16550_REG_SIZE 1
  305. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  306. #ifdef CONFIG_NAND_SPL
  307. #define CONFIG_NS16550_MIN_FUNCTIONS
  308. #endif
  309. #define CONFIG_SYS_BAUDRATE_TABLE \
  310. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  311. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
  312. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
  313. /*
  314. * I2C
  315. */
  316. #define CONFIG_SYS_I2C
  317. #define CONFIG_SYS_I2C_FSL
  318. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  319. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  320. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  321. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  322. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  323. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
  324. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
  325. /*
  326. * I2C2 EEPROM
  327. */
  328. #define CONFIG_ID_EEPROM
  329. #ifdef CONFIG_ID_EEPROM
  330. #define CONFIG_SYS_I2C_EEPROM_NXID
  331. #endif
  332. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  333. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  334. #define CONFIG_SYS_EEPROM_BUS_NUM 1
  335. /*
  336. * eSPI - Enhanced SPI
  337. */
  338. #define CONFIG_HARD_SPI
  339. #if defined(CONFIG_SPI_FLASH)
  340. #define CONFIG_SF_DEFAULT_SPEED 10000000
  341. #define CONFIG_SF_DEFAULT_MODE 0
  342. #endif
  343. /*
  344. * General PCI
  345. * Memory space is mapped 1-1, but I/O space must start from 0.
  346. */
  347. #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
  348. #ifdef CONFIG_PHYS_64BIT
  349. #define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
  350. #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
  351. #else
  352. #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
  353. #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
  354. #endif
  355. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  356. #define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
  357. #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
  358. #ifdef CONFIG_PHYS_64BIT
  359. #define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
  360. #else
  361. #define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
  362. #endif
  363. #define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
  364. /* controller 1, Slot 1, tgtid 1, Base address a000 */
  365. #define CONFIG_SYS_PCIE1_NAME "Slot 1"
  366. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
  367. #ifdef CONFIG_PHYS_64BIT
  368. #define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
  369. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
  370. #else
  371. #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
  372. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
  373. #endif
  374. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
  375. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
  376. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  377. #ifdef CONFIG_PHYS_64BIT
  378. #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
  379. #else
  380. #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
  381. #endif
  382. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  383. /* controller 2, Slot 2, tgtid 2, Base address 9000 */
  384. #define CONFIG_SYS_PCIE2_NAME "Slot 2"
  385. #define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
  386. #ifdef CONFIG_PHYS_64BIT
  387. #define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
  388. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
  389. #else
  390. #define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
  391. #define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
  392. #endif
  393. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
  394. #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
  395. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  396. #ifdef CONFIG_PHYS_64BIT
  397. #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
  398. #else
  399. #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
  400. #endif
  401. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  402. /* controller 3, direct to uli, tgtid 3, Base address 8000 */
  403. #define CONFIG_SYS_PCIE3_NAME "Slot 3"
  404. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
  405. #ifdef CONFIG_PHYS_64BIT
  406. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  407. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
  408. #else
  409. #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
  410. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
  411. #endif
  412. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  413. #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
  414. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  415. #ifdef CONFIG_PHYS_64BIT
  416. #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
  417. #else
  418. #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
  419. #endif
  420. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  421. #if defined(CONFIG_PCI)
  422. /*PCIE video card used*/
  423. #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
  424. /*PCI video card used*/
  425. /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
  426. /* video */
  427. #if defined(CONFIG_VIDEO)
  428. #define CONFIG_BIOSEMU
  429. #define CONFIG_ATI_RADEON_FB
  430. #define CONFIG_VIDEO_LOGO
  431. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
  432. #endif
  433. #undef CONFIG_EEPRO100
  434. #undef CONFIG_TULIP
  435. #ifndef CONFIG_PCI_PNP
  436. #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
  437. #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
  438. #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
  439. #endif
  440. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  441. #endif /* CONFIG_PCI */
  442. /* SATA */
  443. #define CONFIG_LIBATA
  444. #define CONFIG_FSL_SATA
  445. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  446. #define CONFIG_SATA1
  447. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  448. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  449. #define CONFIG_SATA2
  450. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  451. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  452. #ifdef CONFIG_FSL_SATA
  453. #define CONFIG_LBA48
  454. #define CONFIG_CMD_SATA
  455. #define CONFIG_DOS_PARTITION
  456. #endif
  457. #if defined(CONFIG_TSEC_ENET)
  458. #define CONFIG_MII 1 /* MII PHY management */
  459. #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
  460. #define CONFIG_TSEC1 1
  461. #define CONFIG_TSEC1_NAME "eTSEC1"
  462. #define CONFIG_TSEC3 1
  463. #define CONFIG_TSEC3_NAME "eTSEC3"
  464. #define CONFIG_FSL_SGMII_RISER 1
  465. #define SGMII_RISER_PHY_OFFSET 0x1c
  466. #define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
  467. #define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
  468. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  469. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  470. #define TSEC1_PHYIDX 0
  471. #define TSEC3_PHYIDX 0
  472. #define CONFIG_ETHPRIME "eTSEC1"
  473. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  474. #endif /* CONFIG_TSEC_ENET */
  475. /*
  476. * Environment
  477. */
  478. #if defined(CONFIG_SYS_RAMBOOT)
  479. #if defined(CONFIG_RAMBOOT_SPIFLASH)
  480. #define CONFIG_ENV_IS_IN_SPI_FLASH
  481. #define CONFIG_ENV_SPI_BUS 0
  482. #define CONFIG_ENV_SPI_CS 0
  483. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  484. #define CONFIG_ENV_SPI_MODE 0
  485. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  486. #define CONFIG_ENV_OFFSET 0xF0000
  487. #define CONFIG_ENV_SECT_SIZE 0x10000
  488. #elif defined(CONFIG_RAMBOOT_SDCARD)
  489. #define CONFIG_ENV_IS_IN_MMC
  490. #define CONFIG_FSL_FIXED_MMC_LOCATION
  491. #define CONFIG_ENV_SIZE 0x2000
  492. #define CONFIG_SYS_MMC_ENV_DEV 0
  493. #else
  494. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  495. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  496. #define CONFIG_ENV_SIZE 0x2000
  497. #endif
  498. #else
  499. #define CONFIG_ENV_IS_IN_FLASH 1
  500. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  501. #define CONFIG_ENV_SIZE 0x2000
  502. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  503. #endif
  504. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  505. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  506. /*
  507. * Command line configuration.
  508. */
  509. #define CONFIG_CMD_IRQ
  510. #define CONFIG_CMD_IRQ
  511. #define CONFIG_CMD_REGINFO
  512. #if defined(CONFIG_PCI)
  513. #define CONFIG_CMD_PCI
  514. #endif
  515. #undef CONFIG_WATCHDOG /* watchdog disabled */
  516. #ifdef CONFIG_MMC
  517. #define CONFIG_FSL_ESDHC
  518. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  519. #define CONFIG_GENERIC_MMC
  520. #endif
  521. /*
  522. * USB
  523. */
  524. #define CONFIG_HAS_FSL_MPH_USB
  525. #ifdef CONFIG_HAS_FSL_MPH_USB
  526. #define CONFIG_USB_EHCI
  527. #ifdef CONFIG_USB_EHCI
  528. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  529. #define CONFIG_USB_EHCI_FSL
  530. #endif
  531. #endif
  532. #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
  533. #define CONFIG_DOS_PARTITION
  534. #endif
  535. /*
  536. * Miscellaneous configurable options
  537. */
  538. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  539. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  540. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  541. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  542. #if defined(CONFIG_CMD_KGDB)
  543. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  544. #else
  545. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  546. #endif
  547. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
  548. + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
  549. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  550. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  551. /*
  552. * For booting Linux, the board info and command line data
  553. * have to be in the first 64 MB of memory, since this is
  554. * the maximum mapped by the Linux kernel during initialization.
  555. */
  556. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
  557. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  558. #if defined(CONFIG_CMD_KGDB)
  559. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  560. #endif
  561. /*
  562. * Environment Configuration
  563. */
  564. /* The mac addresses for all ethernet interface */
  565. #if defined(CONFIG_TSEC_ENET)
  566. #define CONFIG_HAS_ETH0
  567. #define CONFIG_HAS_ETH1
  568. #define CONFIG_HAS_ETH2
  569. #define CONFIG_HAS_ETH3
  570. #endif
  571. #define CONFIG_IPADDR 192.168.1.254
  572. #define CONFIG_HOSTNAME unknown
  573. #define CONFIG_ROOTPATH "/opt/nfsroot"
  574. #define CONFIG_BOOTFILE "uImage"
  575. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  576. #define CONFIG_SERVERIP 192.168.1.1
  577. #define CONFIG_GATEWAYIP 192.168.1.1
  578. #define CONFIG_NETMASK 255.255.255.0
  579. /* default location for tftp and bootm */
  580. #define CONFIG_LOADADDR 1000000
  581. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  582. #define CONFIG_BAUDRATE 115200
  583. #define CONFIG_EXTRA_ENV_SETTINGS \
  584. "netdev=eth0\0" \
  585. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  586. "tftpflash=tftpboot $loadaddr $uboot; " \
  587. "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
  588. " +$filesize; " \
  589. "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
  590. " +$filesize; " \
  591. "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
  592. " $filesize; " \
  593. "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
  594. " +$filesize; " \
  595. "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
  596. " $filesize\0" \
  597. "consoledev=ttyS0\0" \
  598. "ramdiskaddr=2000000\0" \
  599. "ramdiskfile=8536ds/ramdisk.uboot\0" \
  600. "fdtaddr=1e00000\0" \
  601. "fdtfile=8536ds/mpc8536ds.dtb\0" \
  602. "bdev=sda3\0" \
  603. "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
  604. #define CONFIG_HDBOOT \
  605. "setenv bootargs root=/dev/$bdev rw " \
  606. "console=$consoledev,$baudrate $othbootargs;" \
  607. "tftp $loadaddr $bootfile;" \
  608. "tftp $fdtaddr $fdtfile;" \
  609. "bootm $loadaddr - $fdtaddr"
  610. #define CONFIG_NFSBOOTCOMMAND \
  611. "setenv bootargs root=/dev/nfs rw " \
  612. "nfsroot=$serverip:$rootpath " \
  613. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  614. "console=$consoledev,$baudrate $othbootargs;" \
  615. "tftp $loadaddr $bootfile;" \
  616. "tftp $fdtaddr $fdtfile;" \
  617. "bootm $loadaddr - $fdtaddr"
  618. #define CONFIG_RAMBOOTCOMMAND \
  619. "setenv bootargs root=/dev/ram rw " \
  620. "console=$consoledev,$baudrate $othbootargs;" \
  621. "tftp $ramdiskaddr $ramdiskfile;" \
  622. "tftp $loadaddr $bootfile;" \
  623. "tftp $fdtaddr $fdtfile;" \
  624. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  625. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  626. #endif /* __CONFIG_H */