MPC837XEMDS.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687
  1. /*
  2. * Copyright (C) 2007 Freescale Semiconductor, Inc.
  3. * Dave Liu <daveliu@freescale.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef __CONFIG_H
  8. #define __CONFIG_H
  9. /*
  10. * High Level Configuration Options
  11. */
  12. #define CONFIG_E300 1 /* E300 family */
  13. #define CONFIG_MPC837x 1 /* MPC837x CPU specific */
  14. #define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */
  15. #define CONFIG_SYS_TEXT_BASE 0xFE000000
  16. /*
  17. * System Clock Setup
  18. */
  19. #ifdef CONFIG_PCISLAVE
  20. #define CONFIG_83XX_PCICLK 66000000 /* in HZ */
  21. #else
  22. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  23. #endif
  24. #ifndef CONFIG_SYS_CLK_FREQ
  25. #define CONFIG_SYS_CLK_FREQ 66000000
  26. #endif
  27. /*
  28. * Hardware Reset Configuration Word
  29. * if CLKIN is 66MHz, then
  30. * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz
  31. */
  32. #define CONFIG_SYS_HRCW_LOW (\
  33. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  34. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  35. HRCWL_SVCOD_DIV_2 |\
  36. HRCWL_CSB_TO_CLKIN_6X1 |\
  37. HRCWL_CORE_TO_CSB_1_5X1)
  38. #ifdef CONFIG_PCISLAVE
  39. #define CONFIG_SYS_HRCW_HIGH (\
  40. HRCWH_PCI_AGENT |\
  41. HRCWH_PCI1_ARBITER_DISABLE |\
  42. HRCWH_CORE_ENABLE |\
  43. HRCWH_FROM_0XFFF00100 |\
  44. HRCWH_BOOTSEQ_DISABLE |\
  45. HRCWH_SW_WATCHDOG_DISABLE |\
  46. HRCWH_ROM_LOC_LOCAL_16BIT |\
  47. HRCWH_RL_EXT_LEGACY |\
  48. HRCWH_TSEC1M_IN_RGMII |\
  49. HRCWH_TSEC2M_IN_RGMII |\
  50. HRCWH_BIG_ENDIAN |\
  51. HRCWH_LDP_CLEAR)
  52. #else
  53. #define CONFIG_SYS_HRCW_HIGH (\
  54. HRCWH_PCI_HOST |\
  55. HRCWH_PCI1_ARBITER_ENABLE |\
  56. HRCWH_CORE_ENABLE |\
  57. HRCWH_FROM_0X00000100 |\
  58. HRCWH_BOOTSEQ_DISABLE |\
  59. HRCWH_SW_WATCHDOG_DISABLE |\
  60. HRCWH_ROM_LOC_LOCAL_16BIT |\
  61. HRCWH_RL_EXT_LEGACY |\
  62. HRCWH_TSEC1M_IN_RGMII |\
  63. HRCWH_TSEC2M_IN_RGMII |\
  64. HRCWH_BIG_ENDIAN |\
  65. HRCWH_LDP_CLEAR)
  66. #endif
  67. /* Arbiter Configuration Register */
  68. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
  69. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
  70. /* System Priority Control Register */
  71. #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */
  72. /*
  73. * IP blocks clock configuration
  74. */
  75. #define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */
  76. #define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */
  77. #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */
  78. /*
  79. * System IO Config
  80. */
  81. #define CONFIG_SYS_SICRH 0x00000000
  82. #define CONFIG_SYS_SICRL 0x00000000
  83. /*
  84. * Output Buffer Impedance
  85. */
  86. #define CONFIG_SYS_OBIR 0x31100000
  87. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  88. #define CONFIG_BOARD_EARLY_INIT_R
  89. #define CONFIG_HWCONFIG
  90. /*
  91. * IMMR new address
  92. */
  93. #define CONFIG_SYS_IMMR 0xE0000000
  94. /*
  95. * DDR Setup
  96. */
  97. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
  98. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  99. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  100. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  101. #define CONFIG_SYS_83XX_DDR_USES_CS0
  102. #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \
  103. | DDRCDR_ODT \
  104. | DDRCDR_Q_DRN)
  105. /* 0x80080001 */ /* ODT 150ohm on SoC */
  106. #undef CONFIG_DDR_ECC /* support DDR ECC function */
  107. #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
  108. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  109. #define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
  110. #if defined(CONFIG_SPD_EEPROM)
  111. #define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */
  112. #else
  113. /*
  114. * Manually set up DDR parameters
  115. * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM
  116. * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5
  117. */
  118. #define CONFIG_SYS_DDR_SIZE 512 /* MB */
  119. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f
  120. #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
  121. | CSCONFIG_ODT_RD_NEVER /* ODT_RD to none */ \
  122. | CSCONFIG_ODT_WR_ONLY_CURRENT /* ODT_WR to CSn */ \
  123. | CSCONFIG_ROW_BIT_14 \
  124. | CSCONFIG_COL_BIT_10)
  125. /* 0x80010202 */
  126. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  127. #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
  128. | (0 << TIMING_CFG0_WRT_SHIFT) \
  129. | (0 << TIMING_CFG0_RRT_SHIFT) \
  130. | (0 << TIMING_CFG0_WWT_SHIFT) \
  131. | (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
  132. | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
  133. | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
  134. | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
  135. /* 0x00620802 */
  136. #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
  137. | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
  138. | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
  139. | (5 << TIMING_CFG1_CASLAT_SHIFT) \
  140. | (13 << TIMING_CFG1_REFREC_SHIFT) \
  141. | (3 << TIMING_CFG1_WRREC_SHIFT) \
  142. | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
  143. | (2 << TIMING_CFG1_WRTORD_SHIFT))
  144. /* 0x3935d322 */
  145. #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
  146. | (6 << TIMING_CFG2_CPO_SHIFT) \
  147. | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
  148. | (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
  149. | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
  150. | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
  151. | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
  152. /* 0x131088c8 */
  153. #define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \
  154. | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
  155. /* 0x03E00100 */
  156. #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
  157. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
  158. #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
  159. | (0x1432 << SDRAM_MODE_SD_SHIFT))
  160. /* ODT 150ohm CL=3, AL=1 on SDRAM */
  161. #define CONFIG_SYS_DDR_MODE2 0x00000000
  162. #endif
  163. /*
  164. * Memory test
  165. */
  166. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  167. #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
  168. #define CONFIG_SYS_MEMTEST_END 0x00140000
  169. /*
  170. * The reserved memory
  171. */
  172. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  173. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  174. #define CONFIG_SYS_RAMBOOT
  175. #else
  176. #undef CONFIG_SYS_RAMBOOT
  177. #endif
  178. /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
  179. #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
  180. #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  181. /*
  182. * Initial RAM Base Address Setup
  183. */
  184. #define CONFIG_SYS_INIT_RAM_LOCK 1
  185. #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  186. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
  187. #define CONFIG_SYS_GBL_DATA_OFFSET \
  188. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  189. /*
  190. * Local Bus Configuration & Clock Setup
  191. */
  192. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  193. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
  194. #define CONFIG_SYS_LBC_LBCR 0x00000000
  195. #define CONFIG_FSL_ELBC 1
  196. /*
  197. * FLASH on the Local Bus
  198. */
  199. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  200. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  201. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
  202. #define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
  203. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  204. /* Window base at flash base */
  205. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  206. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
  207. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
  208. | BR_PS_16 /* 16 bit port */ \
  209. | BR_MS_GPCM /* MSEL = GPCM */ \
  210. | BR_V) /* valid */
  211. #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
  212. | OR_UPM_XAM \
  213. | OR_GPCM_CSNT \
  214. | OR_GPCM_ACS_DIV2 \
  215. | OR_GPCM_XACS \
  216. | OR_GPCM_SCY_15 \
  217. | OR_GPCM_TRLX_SET \
  218. | OR_GPCM_EHTR_SET \
  219. | OR_GPCM_EAD)
  220. /* 0xFE000FF7 */
  221. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  222. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
  223. #undef CONFIG_SYS_FLASH_CHECKSUM
  224. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  225. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  226. /*
  227. * BCSR on the Local Bus
  228. */
  229. #define CONFIG_SYS_BCSR 0xF8000000
  230. /* Access window base at BCSR base */
  231. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
  232. #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
  233. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
  234. | BR_PS_8 \
  235. | BR_MS_GPCM \
  236. | BR_V)
  237. /* 0xF8000801 */
  238. #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
  239. | OR_GPCM_XAM \
  240. | OR_GPCM_CSNT \
  241. | OR_GPCM_XACS \
  242. | OR_GPCM_SCY_15 \
  243. | OR_GPCM_TRLX_SET \
  244. | OR_GPCM_EHTR_SET \
  245. | OR_GPCM_EAD)
  246. /* 0xFFFFE9F7 */
  247. /*
  248. * NAND Flash on the Local Bus
  249. */
  250. #define CONFIG_CMD_NAND 1
  251. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  252. #define CONFIG_NAND_FSL_ELBC 1
  253. #define CONFIG_SYS_NAND_BASE 0xE0600000
  254. #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE \
  255. | BR_DECC_CHK_GEN /* Use HW ECC */ \
  256. | BR_PS_8 /* 8 bit port */ \
  257. | BR_MS_FCM /* MSEL = FCM */ \
  258. | BR_V) /* valid */
  259. #define CONFIG_SYS_OR3_PRELIM (OR_AM_32KB \
  260. | OR_FCM_BCTLD \
  261. | OR_FCM_CST \
  262. | OR_FCM_CHT \
  263. | OR_FCM_SCY_1 \
  264. | OR_FCM_RST \
  265. | OR_FCM_TRLX \
  266. | OR_FCM_EHTR)
  267. /* 0xFFFF919E */
  268. #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE
  269. #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
  270. /*
  271. * Serial Port
  272. */
  273. #define CONFIG_CONS_INDEX 1
  274. #define CONFIG_SYS_NS16550_SERIAL
  275. #define CONFIG_SYS_NS16550_REG_SIZE 1
  276. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  277. #define CONFIG_SYS_BAUDRATE_TABLE \
  278. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  279. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
  280. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
  281. /* I2C */
  282. #define CONFIG_SYS_I2C
  283. #define CONFIG_SYS_I2C_FSL
  284. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  285. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  286. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  287. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
  288. /*
  289. * Config on-board RTC
  290. */
  291. #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
  292. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  293. /*
  294. * General PCI
  295. * Addresses are mapped 1-1.
  296. */
  297. #define CONFIG_SYS_PCI_MEM_BASE 0x80000000
  298. #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
  299. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
  300. #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
  301. #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
  302. #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
  303. #define CONFIG_SYS_PCI_IO_BASE 0x00000000
  304. #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
  305. #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
  306. #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
  307. #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
  308. #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
  309. #define CONFIG_SYS_PCIE1_BASE 0xA0000000
  310. #define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
  311. #define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
  312. #define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
  313. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
  314. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
  315. #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
  316. #define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
  317. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
  318. #define CONFIG_SYS_PCIE2_BASE 0xC0000000
  319. #define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
  320. #define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
  321. #define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
  322. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
  323. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
  324. #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
  325. #define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
  326. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
  327. #ifdef CONFIG_PCI
  328. #define CONFIG_PCI_INDIRECT_BRIDGE
  329. #ifndef __ASSEMBLY__
  330. extern int board_pci_host_broken(void);
  331. #endif
  332. #define CONFIG_PCIE
  333. #define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */
  334. #define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */
  335. #define CONFIG_USB_EHCI
  336. #define CONFIG_USB_EHCI_FSL
  337. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  338. #undef CONFIG_EEPRO100
  339. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  340. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  341. #endif /* CONFIG_PCI */
  342. /*
  343. * TSEC
  344. */
  345. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  346. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  347. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
  348. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  349. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
  350. /*
  351. * TSEC ethernet configuration
  352. */
  353. #define CONFIG_MII 1 /* MII PHY management */
  354. #define CONFIG_TSEC1 1
  355. #define CONFIG_TSEC1_NAME "eTSEC0"
  356. #define CONFIG_TSEC2 1
  357. #define CONFIG_TSEC2_NAME "eTSEC1"
  358. #define TSEC1_PHY_ADDR 2
  359. #define TSEC2_PHY_ADDR 3
  360. #define TSEC1_PHY_ADDR_SGMII 8
  361. #define TSEC2_PHY_ADDR_SGMII 4
  362. #define TSEC1_PHYIDX 0
  363. #define TSEC2_PHYIDX 0
  364. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  365. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  366. /* Options are: TSEC[0-1] */
  367. #define CONFIG_ETHPRIME "eTSEC1"
  368. /* SERDES */
  369. #define CONFIG_FSL_SERDES
  370. #define CONFIG_FSL_SERDES1 0xe3000
  371. #define CONFIG_FSL_SERDES2 0xe3100
  372. /*
  373. * SATA
  374. */
  375. #define CONFIG_LIBATA
  376. #define CONFIG_FSL_SATA
  377. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  378. #define CONFIG_SATA1
  379. #define CONFIG_SYS_SATA1_OFFSET 0x18000
  380. #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
  381. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  382. #define CONFIG_SATA2
  383. #define CONFIG_SYS_SATA2_OFFSET 0x19000
  384. #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
  385. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  386. #ifdef CONFIG_FSL_SATA
  387. #define CONFIG_LBA48
  388. #define CONFIG_CMD_SATA
  389. #define CONFIG_DOS_PARTITION
  390. #endif
  391. /*
  392. * Environment
  393. */
  394. #ifndef CONFIG_SYS_RAMBOOT
  395. #define CONFIG_ENV_IS_IN_FLASH 1
  396. #define CONFIG_ENV_ADDR \
  397. (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  398. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  399. #define CONFIG_ENV_SIZE 0x2000
  400. #else
  401. #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
  402. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  403. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  404. #define CONFIG_ENV_SIZE 0x2000
  405. #endif
  406. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  407. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  408. /*
  409. * BOOTP options
  410. */
  411. #define CONFIG_BOOTP_BOOTFILESIZE
  412. #define CONFIG_BOOTP_BOOTPATH
  413. #define CONFIG_BOOTP_GATEWAY
  414. #define CONFIG_BOOTP_HOSTNAME
  415. /*
  416. * Command line configuration.
  417. */
  418. #define CONFIG_CMD_DATE
  419. #if defined(CONFIG_PCI)
  420. #define CONFIG_CMD_PCI
  421. #endif
  422. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  423. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  424. #undef CONFIG_WATCHDOG /* watchdog disabled */
  425. #ifdef CONFIG_MMC
  426. #define CONFIG_FSL_ESDHC
  427. #define CONFIG_FSL_ESDHC_PIN_MUX
  428. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
  429. #define CONFIG_GENERIC_MMC
  430. #define CONFIG_DOS_PARTITION
  431. #endif
  432. /*
  433. * Miscellaneous configurable options
  434. */
  435. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  436. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  437. #if defined(CONFIG_CMD_KGDB)
  438. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  439. #else
  440. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  441. #endif
  442. /* Print Buffer Size */
  443. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  444. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  445. /* Boot Argument Buffer Size */
  446. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  447. /*
  448. * For booting Linux, the board info and command line data
  449. * have to be in the first 256 MB of memory, since this is
  450. * the maximum mapped by the Linux kernel during initialization.
  451. */
  452. #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
  453. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  454. /*
  455. * Core HID Setup
  456. */
  457. #define CONFIG_SYS_HID0_INIT 0x000000000
  458. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  459. HID0_ENABLE_INSTRUCTION_CACHE)
  460. #define CONFIG_SYS_HID2 HID2_HBE
  461. /*
  462. * MMU Setup
  463. */
  464. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  465. /* DDR: cache cacheable */
  466. #define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
  467. #define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
  468. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \
  469. | BATL_PP_RW \
  470. | BATL_MEMCOHERENCE)
  471. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \
  472. | BATU_BL_256M \
  473. | BATU_VS \
  474. | BATU_VP)
  475. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  476. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  477. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \
  478. | BATL_PP_RW \
  479. | BATL_MEMCOHERENCE)
  480. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \
  481. | BATU_BL_256M \
  482. | BATU_VS \
  483. | BATU_VP)
  484. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  485. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  486. /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
  487. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \
  488. | BATL_PP_RW \
  489. | BATL_CACHEINHIBIT \
  490. | BATL_GUARDEDSTORAGE)
  491. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \
  492. | BATU_BL_8M \
  493. | BATU_VS \
  494. | BATU_VP)
  495. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  496. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  497. /* BCSR: cache-inhibit and guarded */
  498. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR \
  499. | BATL_PP_RW \
  500. | BATL_CACHEINHIBIT \
  501. | BATL_GUARDEDSTORAGE)
  502. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR \
  503. | BATU_BL_128K \
  504. | BATU_VS \
  505. | BATU_VP)
  506. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  507. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  508. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  509. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \
  510. | BATL_PP_RW \
  511. | BATL_MEMCOHERENCE)
  512. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \
  513. | BATU_BL_32M \
  514. | BATU_VS \
  515. | BATU_VP)
  516. #define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \
  517. | BATL_PP_RW \
  518. | BATL_CACHEINHIBIT \
  519. | BATL_GUARDEDSTORAGE)
  520. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  521. /* Stack in dcache: cacheable, no memory coherence */
  522. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
  523. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
  524. | BATU_BL_128K \
  525. | BATU_VS \
  526. | BATU_VP)
  527. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  528. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  529. #ifdef CONFIG_PCI
  530. /* PCI MEM space: cacheable */
  531. #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \
  532. | BATL_PP_RW \
  533. | BATL_MEMCOHERENCE)
  534. #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \
  535. | BATU_BL_256M \
  536. | BATU_VS \
  537. | BATU_VP)
  538. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  539. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  540. /* PCI MMIO space: cache-inhibit and guarded */
  541. #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \
  542. | BATL_PP_RW \
  543. | BATL_CACHEINHIBIT \
  544. | BATL_GUARDEDSTORAGE)
  545. #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \
  546. | BATU_BL_256M \
  547. | BATU_VS \
  548. | BATU_VP)
  549. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  550. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  551. #else
  552. #define CONFIG_SYS_IBAT6L (0)
  553. #define CONFIG_SYS_IBAT6U (0)
  554. #define CONFIG_SYS_IBAT7L (0)
  555. #define CONFIG_SYS_IBAT7U (0)
  556. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  557. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  558. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  559. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  560. #endif
  561. #if defined(CONFIG_CMD_KGDB)
  562. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  563. #endif
  564. /*
  565. * Environment Configuration
  566. */
  567. #define CONFIG_ENV_OVERWRITE
  568. #if defined(CONFIG_TSEC_ENET)
  569. #define CONFIG_HAS_ETH0
  570. #define CONFIG_HAS_ETH1
  571. #endif
  572. #define CONFIG_BAUDRATE 115200
  573. #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
  574. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  575. #define CONFIG_EXTRA_ENV_SETTINGS \
  576. "netdev=eth0\0" \
  577. "consoledev=ttyS0\0" \
  578. "ramdiskaddr=1000000\0" \
  579. "ramdiskfile=ramfs.83xx\0" \
  580. "fdtaddr=780000\0" \
  581. "fdtfile=mpc8379_mds.dtb\0" \
  582. ""
  583. #define CONFIG_NFSBOOTCOMMAND \
  584. "setenv bootargs root=/dev/nfs rw " \
  585. "nfsroot=$serverip:$rootpath " \
  586. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
  587. "$netdev:off " \
  588. "console=$consoledev,$baudrate $othbootargs;" \
  589. "tftp $loadaddr $bootfile;" \
  590. "tftp $fdtaddr $fdtfile;" \
  591. "bootm $loadaddr - $fdtaddr"
  592. #define CONFIG_RAMBOOTCOMMAND \
  593. "setenv bootargs root=/dev/ram rw " \
  594. "console=$consoledev,$baudrate $othbootargs;" \
  595. "tftp $ramdiskaddr $ramdiskfile;" \
  596. "tftp $loadaddr $bootfile;" \
  597. "tftp $fdtaddr $fdtfile;" \
  598. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  599. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  600. #endif /* __CONFIG_H */