MPC8349EMDS.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781
  1. /*
  2. * (C) Copyright 2006-2010
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * mpc8349emds board configuration file
  9. *
  10. */
  11. #ifndef __CONFIG_H
  12. #define __CONFIG_H
  13. /*
  14. * High Level Configuration Options
  15. */
  16. #define CONFIG_E300 1 /* E300 Family */
  17. #define CONFIG_MPC834x 1 /* MPC834x family */
  18. #define CONFIG_MPC8349 1 /* MPC8349 specific */
  19. #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */
  20. #define CONFIG_SYS_TEXT_BASE 0xFE000000
  21. #define CONFIG_PCI_66M
  22. #ifdef CONFIG_PCI_66M
  23. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  24. #else
  25. #define CONFIG_83XX_CLKIN 33000000 /* in Hz */
  26. #endif
  27. #ifdef CONFIG_PCISLAVE
  28. #define CONFIG_83XX_PCICLK 66666666 /* in Hz */
  29. #endif /* CONFIG_PCISLAVE */
  30. #ifndef CONFIG_SYS_CLK_FREQ
  31. #ifdef CONFIG_PCI_66M
  32. #define CONFIG_SYS_CLK_FREQ 66000000
  33. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
  34. #else
  35. #define CONFIG_SYS_CLK_FREQ 33000000
  36. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
  37. #endif
  38. #endif
  39. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  40. #define CONFIG_SYS_IMMR 0xE0000000
  41. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  42. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
  43. #define CONFIG_SYS_MEMTEST_END 0x00100000
  44. /*
  45. * DDR Setup
  46. */
  47. #define CONFIG_DDR_ECC /* support DDR ECC function */
  48. #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
  49. #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
  50. /*
  51. * SYS_FSL_DDR2 is selected in Kconfig to use unified DDR driver
  52. * unselect it to use old spd_sdram.c
  53. */
  54. #define CONFIG_SYS_SPD_BUS_NUM 0
  55. #define SPD_EEPROM_ADDRESS1 0x52
  56. #define SPD_EEPROM_ADDRESS2 0x51
  57. #define CONFIG_DIMM_SLOTS_PER_CTLR 2
  58. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  59. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  60. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  61. /*
  62. * 32-bit data path mode.
  63. *
  64. * Please note that using this mode for devices with the real density of 64-bit
  65. * effectively reduces the amount of available memory due to the effect of
  66. * wrapping around while translating address to row/columns, for example in the
  67. * 256MB module the upper 128MB get aliased with contents of the lower
  68. * 128MB); normally this define should be used for devices with real 32-bit
  69. * data path.
  70. */
  71. #undef CONFIG_DDR_32BIT
  72. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
  73. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  74. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  75. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
  76. | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
  77. #undef CONFIG_DDR_2T_TIMING
  78. /*
  79. * DDRCDR - DDR Control Driver Register
  80. */
  81. #define CONFIG_SYS_DDRCDR_VALUE 0x80080001
  82. #if defined(CONFIG_SPD_EEPROM)
  83. /*
  84. * Determine DDR configuration from I2C interface.
  85. */
  86. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  87. #else
  88. /*
  89. * Manually set up DDR parameters
  90. */
  91. #define CONFIG_SYS_DDR_SIZE 256 /* MB */
  92. #if defined(CONFIG_DDR_II)
  93. #define CONFIG_SYS_DDRCDR 0x80080001
  94. #define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f
  95. #define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102
  96. #define CONFIG_SYS_DDR_TIMING_0 0x00220802
  97. #define CONFIG_SYS_DDR_TIMING_1 0x38357322
  98. #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
  99. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  100. #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
  101. #define CONFIG_SYS_DDR_MODE 0x47d00432
  102. #define CONFIG_SYS_DDR_MODE2 0x8000c000
  103. #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
  104. #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
  105. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
  106. #else
  107. #define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \
  108. | CSCONFIG_ROW_BIT_13 \
  109. | CSCONFIG_COL_BIT_10)
  110. #define CONFIG_SYS_DDR_TIMING_1 0x36332321
  111. #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  112. #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
  113. #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
  114. #if defined(CONFIG_DDR_32BIT)
  115. /* set burst length to 8 for 32-bit data path */
  116. /* DLL,normal,seq,4/2.5, 8 burst len */
  117. #define CONFIG_SYS_DDR_MODE 0x00000023
  118. #else
  119. /* the default burst length is 4 - for 64-bit data path */
  120. /* DLL,normal,seq,4/2.5, 4 burst len */
  121. #define CONFIG_SYS_DDR_MODE 0x00000022
  122. #endif
  123. #endif
  124. #endif
  125. /*
  126. * SDRAM on the Local Bus
  127. */
  128. #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
  129. #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  130. /*
  131. * FLASH on the Local Bus
  132. */
  133. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  134. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  135. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
  136. #define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */
  137. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  138. /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
  139. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
  140. | BR_PS_16 /* 16 bit port */ \
  141. | BR_MS_GPCM /* MSEL = GPCM */ \
  142. | BR_V) /* valid */
  143. #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
  144. | OR_UPM_XAM \
  145. | OR_GPCM_CSNT \
  146. | OR_GPCM_ACS_DIV2 \
  147. | OR_GPCM_XACS \
  148. | OR_GPCM_SCY_15 \
  149. | OR_GPCM_TRLX_SET \
  150. | OR_GPCM_EHTR_SET \
  151. | OR_GPCM_EAD)
  152. /* window base at flash base */
  153. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  154. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
  155. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  156. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
  157. #undef CONFIG_SYS_FLASH_CHECKSUM
  158. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  159. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  160. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  161. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  162. #define CONFIG_SYS_RAMBOOT
  163. #else
  164. #undef CONFIG_SYS_RAMBOOT
  165. #endif
  166. /*
  167. * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
  168. */
  169. #define CONFIG_SYS_BCSR 0xE2400000
  170. /* Access window base at BCSR base */
  171. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
  172. #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
  173. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
  174. | BR_PS_8 \
  175. | BR_MS_GPCM \
  176. | BR_V)
  177. /* 0x00000801 */
  178. #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
  179. | OR_GPCM_XAM \
  180. | OR_GPCM_CSNT \
  181. | OR_GPCM_SCY_15 \
  182. | OR_GPCM_TRLX_CLEAR \
  183. | OR_GPCM_EHTR_CLEAR)
  184. /* 0xFFFFE8F0 */
  185. #define CONFIG_SYS_INIT_RAM_LOCK 1
  186. #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
  187. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
  188. #define CONFIG_SYS_GBL_DATA_OFFSET \
  189. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  190. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  191. #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
  192. #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
  193. /*
  194. * Local Bus LCRR and LBCR regs
  195. * LCRR: DLL bypass, Clock divider is 4
  196. * External Local Bus rate is
  197. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  198. */
  199. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  200. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
  201. #define CONFIG_SYS_LBC_LBCR 0x00000000
  202. /*
  203. * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory.
  204. * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM
  205. */
  206. #undef CONFIG_SYS_LB_SDRAM
  207. #ifdef CONFIG_SYS_LB_SDRAM
  208. /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */
  209. /*
  210. * Base Register 2 and Option Register 2 configure SDRAM.
  211. * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
  212. *
  213. * For BR2, need:
  214. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  215. * port-size = 32-bits = BR2[19:20] = 11
  216. * no parity checking = BR2[21:22] = 00
  217. * SDRAM for MSEL = BR2[24:26] = 011
  218. * Valid = BR[31] = 1
  219. *
  220. * 0 4 8 12 16 20 24 28
  221. * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
  222. */
  223. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \
  224. | BR_PS_32 /* 32-bit port */ \
  225. | BR_MS_SDRAM /* MSEL = SDRAM */ \
  226. | BR_V) /* Valid */
  227. /* 0xF0001861 */
  228. #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE
  229. #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB)
  230. /*
  231. * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
  232. *
  233. * For OR2, need:
  234. * 64MB mask for AM, OR2[0:7] = 1111 1100
  235. * XAM, OR2[17:18] = 11
  236. * 9 columns OR2[19-21] = 010
  237. * 13 rows OR2[23-25] = 100
  238. * EAD set for extra time OR[31] = 1
  239. *
  240. * 0 4 8 12 16 20 24 28
  241. * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
  242. */
  243. #define CONFIG_SYS_OR2_PRELIM (OR_AM_64MB \
  244. | OR_SDRAM_XAM \
  245. | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \
  246. | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \
  247. | OR_SDRAM_EAD)
  248. /* 0xFC006901 */
  249. /* LB sdram refresh timer, about 6us */
  250. #define CONFIG_SYS_LBC_LSRT 0x32000000
  251. /* LB refresh timer prescal, 266MHz/32 */
  252. #define CONFIG_SYS_LBC_MRTPR 0x20000000
  253. #define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \
  254. | LSDMR_BSMA1516 \
  255. | LSDMR_RFCR8 \
  256. | LSDMR_PRETOACT6 \
  257. | LSDMR_ACTTORW3 \
  258. | LSDMR_BL8 \
  259. | LSDMR_WRC3 \
  260. | LSDMR_CL3)
  261. /*
  262. * SDRAM Controller configuration sequence.
  263. */
  264. #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
  265. #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
  266. #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
  267. #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
  268. #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
  269. #endif
  270. /*
  271. * Serial Port
  272. */
  273. #define CONFIG_CONS_INDEX 1
  274. #define CONFIG_SYS_NS16550_SERIAL
  275. #define CONFIG_SYS_NS16550_REG_SIZE 1
  276. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  277. #define CONFIG_SYS_BAUDRATE_TABLE \
  278. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  279. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
  280. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
  281. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  282. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  283. /* I2C */
  284. #define CONFIG_SYS_I2C
  285. #define CONFIG_SYS_I2C_FSL
  286. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  287. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  288. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  289. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  290. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  291. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
  292. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
  293. /* SPI */
  294. #define CONFIG_MPC8XXX_SPI
  295. #undef CONFIG_SOFT_SPI /* SPI bit-banged */
  296. /* GPIOs. Used as SPI chip selects */
  297. #define CONFIG_SYS_GPIO1_PRELIM
  298. #define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */
  299. #define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */
  300. /* TSEC */
  301. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  302. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
  303. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  304. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
  305. /* USB */
  306. #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
  307. /*
  308. * General PCI
  309. * Addresses are mapped 1-1.
  310. */
  311. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  312. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  313. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  314. #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
  315. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  316. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  317. #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
  318. #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
  319. #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
  320. #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
  321. #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
  322. #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
  323. #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
  324. #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
  325. #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
  326. #define CONFIG_SYS_PCI2_IO_BASE 0x00000000
  327. #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
  328. #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
  329. #if defined(CONFIG_PCI)
  330. #define PCI_ONE_PCI1
  331. #if defined(PCI_64BIT)
  332. #undef PCI_ALL_PCI1
  333. #undef PCI_TWO_PCI1
  334. #undef PCI_ONE_PCI1
  335. #endif
  336. #define CONFIG_83XX_PCI_STREAMING
  337. #undef CONFIG_EEPRO100
  338. #undef CONFIG_TULIP
  339. #if !defined(CONFIG_PCI_PNP)
  340. #define PCI_ENET0_IOADDR 0xFIXME
  341. #define PCI_ENET0_MEMADDR 0xFIXME
  342. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  343. #endif
  344. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  345. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  346. #endif /* CONFIG_PCI */
  347. /*
  348. * TSEC configuration
  349. */
  350. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  351. #if defined(CONFIG_TSEC_ENET)
  352. #define CONFIG_GMII 1 /* MII PHY management */
  353. #define CONFIG_TSEC1 1
  354. #define CONFIG_TSEC1_NAME "TSEC0"
  355. #define CONFIG_TSEC2 1
  356. #define CONFIG_TSEC2_NAME "TSEC1"
  357. #define TSEC1_PHY_ADDR 0
  358. #define TSEC2_PHY_ADDR 1
  359. #define TSEC1_PHYIDX 0
  360. #define TSEC2_PHYIDX 0
  361. #define TSEC1_FLAGS TSEC_GIGABIT
  362. #define TSEC2_FLAGS TSEC_GIGABIT
  363. /* Options are: TSEC[0-1] */
  364. #define CONFIG_ETHPRIME "TSEC0"
  365. #endif /* CONFIG_TSEC_ENET */
  366. /*
  367. * Configure on-board RTC
  368. */
  369. #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
  370. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  371. /*
  372. * Environment
  373. */
  374. #ifndef CONFIG_SYS_RAMBOOT
  375. #define CONFIG_ENV_IS_IN_FLASH 1
  376. #define CONFIG_ENV_ADDR \
  377. (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  378. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  379. #define CONFIG_ENV_SIZE 0x2000
  380. /* Address and size of Redundant Environment Sector */
  381. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  382. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  383. #else
  384. #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
  385. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  386. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  387. #define CONFIG_ENV_SIZE 0x2000
  388. #endif
  389. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  390. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  391. /*
  392. * BOOTP options
  393. */
  394. #define CONFIG_BOOTP_BOOTFILESIZE
  395. #define CONFIG_BOOTP_BOOTPATH
  396. #define CONFIG_BOOTP_GATEWAY
  397. #define CONFIG_BOOTP_HOSTNAME
  398. /*
  399. * Command line configuration.
  400. */
  401. #define CONFIG_CMD_DATE
  402. #if defined(CONFIG_PCI)
  403. #define CONFIG_CMD_PCI
  404. #endif
  405. #undef CONFIG_WATCHDOG /* watchdog disabled */
  406. /*
  407. * Miscellaneous configurable options
  408. */
  409. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  410. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  411. #if defined(CONFIG_CMD_KGDB)
  412. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  413. #else
  414. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  415. #endif
  416. /* Print Buffer Size */
  417. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  418. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  419. /* Boot Argument Buffer Size */
  420. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  421. /*
  422. * For booting Linux, the board info and command line data
  423. * have to be in the first 256 MB of memory, since this is
  424. * the maximum mapped by the Linux kernel during initialization.
  425. */
  426. /* Initial Memory map for Linux*/
  427. #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
  428. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  429. #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  430. #if 1 /*528/264*/
  431. #define CONFIG_SYS_HRCW_LOW (\
  432. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  433. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  434. HRCWL_CSB_TO_CLKIN |\
  435. HRCWL_VCO_1X2 |\
  436. HRCWL_CORE_TO_CSB_2X1)
  437. #elif 0 /*396/132*/
  438. #define CONFIG_SYS_HRCW_LOW (\
  439. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  440. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  441. HRCWL_CSB_TO_CLKIN |\
  442. HRCWL_VCO_1X4 |\
  443. HRCWL_CORE_TO_CSB_3X1)
  444. #elif 0 /*264/132*/
  445. #define CONFIG_SYS_HRCW_LOW (\
  446. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  447. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  448. HRCWL_CSB_TO_CLKIN |\
  449. HRCWL_VCO_1X4 |\
  450. HRCWL_CORE_TO_CSB_2X1)
  451. #elif 0 /*132/132*/
  452. #define CONFIG_SYS_HRCW_LOW (\
  453. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  454. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  455. HRCWL_CSB_TO_CLKIN |\
  456. HRCWL_VCO_1X4 |\
  457. HRCWL_CORE_TO_CSB_1X1)
  458. #elif 0 /*264/264 */
  459. #define CONFIG_SYS_HRCW_LOW (\
  460. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  461. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  462. HRCWL_CSB_TO_CLKIN |\
  463. HRCWL_VCO_1X4 |\
  464. HRCWL_CORE_TO_CSB_1X1)
  465. #endif
  466. #ifdef CONFIG_PCISLAVE
  467. #define CONFIG_SYS_HRCW_HIGH (\
  468. HRCWH_PCI_AGENT |\
  469. HRCWH_64_BIT_PCI |\
  470. HRCWH_PCI1_ARBITER_DISABLE |\
  471. HRCWH_PCI2_ARBITER_DISABLE |\
  472. HRCWH_CORE_ENABLE |\
  473. HRCWH_FROM_0X00000100 |\
  474. HRCWH_BOOTSEQ_DISABLE |\
  475. HRCWH_SW_WATCHDOG_DISABLE |\
  476. HRCWH_ROM_LOC_LOCAL_16BIT |\
  477. HRCWH_TSEC1M_IN_GMII |\
  478. HRCWH_TSEC2M_IN_GMII)
  479. #else
  480. #if defined(PCI_64BIT)
  481. #define CONFIG_SYS_HRCW_HIGH (\
  482. HRCWH_PCI_HOST |\
  483. HRCWH_64_BIT_PCI |\
  484. HRCWH_PCI1_ARBITER_ENABLE |\
  485. HRCWH_PCI2_ARBITER_DISABLE |\
  486. HRCWH_CORE_ENABLE |\
  487. HRCWH_FROM_0X00000100 |\
  488. HRCWH_BOOTSEQ_DISABLE |\
  489. HRCWH_SW_WATCHDOG_DISABLE |\
  490. HRCWH_ROM_LOC_LOCAL_16BIT |\
  491. HRCWH_TSEC1M_IN_GMII |\
  492. HRCWH_TSEC2M_IN_GMII)
  493. #else
  494. #define CONFIG_SYS_HRCW_HIGH (\
  495. HRCWH_PCI_HOST |\
  496. HRCWH_32_BIT_PCI |\
  497. HRCWH_PCI1_ARBITER_ENABLE |\
  498. HRCWH_PCI2_ARBITER_ENABLE |\
  499. HRCWH_CORE_ENABLE |\
  500. HRCWH_FROM_0X00000100 |\
  501. HRCWH_BOOTSEQ_DISABLE |\
  502. HRCWH_SW_WATCHDOG_DISABLE |\
  503. HRCWH_ROM_LOC_LOCAL_16BIT |\
  504. HRCWH_TSEC1M_IN_GMII |\
  505. HRCWH_TSEC2M_IN_GMII)
  506. #endif /* PCI_64BIT */
  507. #endif /* CONFIG_PCISLAVE */
  508. /*
  509. * System performance
  510. */
  511. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
  512. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
  513. #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
  514. #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
  515. #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
  516. #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
  517. /* System IO Config */
  518. #define CONFIG_SYS_SICRH 0
  519. #define CONFIG_SYS_SICRL SICRL_LDP_A
  520. #define CONFIG_SYS_HID0_INIT 0x000000000
  521. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
  522. | HID0_ENABLE_INSTRUCTION_CACHE)
  523. /* #define CONFIG_SYS_HID0_FINAL (\
  524. HID0_ENABLE_INSTRUCTION_CACHE |\
  525. HID0_ENABLE_M_BIT |\
  526. HID0_ENABLE_ADDRESS_BROADCAST) */
  527. #define CONFIG_SYS_HID2 HID2_HBE
  528. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  529. /* DDR @ 0x00000000 */
  530. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
  531. | BATL_PP_RW \
  532. | BATL_MEMCOHERENCE)
  533. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
  534. | BATU_BL_256M \
  535. | BATU_VS \
  536. | BATU_VP)
  537. /* PCI @ 0x80000000 */
  538. #ifdef CONFIG_PCI
  539. #define CONFIG_PCI_INDIRECT_BRIDGE
  540. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
  541. | BATL_PP_RW \
  542. | BATL_MEMCOHERENCE)
  543. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
  544. | BATU_BL_256M \
  545. | BATU_VS \
  546. | BATU_VP)
  547. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
  548. | BATL_PP_RW \
  549. | BATL_CACHEINHIBIT \
  550. | BATL_GUARDEDSTORAGE)
  551. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
  552. | BATU_BL_256M \
  553. | BATU_VS \
  554. | BATU_VP)
  555. #else
  556. #define CONFIG_SYS_IBAT1L (0)
  557. #define CONFIG_SYS_IBAT1U (0)
  558. #define CONFIG_SYS_IBAT2L (0)
  559. #define CONFIG_SYS_IBAT2U (0)
  560. #endif
  561. #ifdef CONFIG_MPC83XX_PCI2
  562. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
  563. | BATL_PP_RW \
  564. | BATL_MEMCOHERENCE)
  565. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
  566. | BATU_BL_256M \
  567. | BATU_VS \
  568. | BATU_VP)
  569. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
  570. | BATL_PP_RW \
  571. | BATL_CACHEINHIBIT \
  572. | BATL_GUARDEDSTORAGE)
  573. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
  574. | BATU_BL_256M \
  575. | BATU_VS \
  576. | BATU_VP)
  577. #else
  578. #define CONFIG_SYS_IBAT3L (0)
  579. #define CONFIG_SYS_IBAT3U (0)
  580. #define CONFIG_SYS_IBAT4L (0)
  581. #define CONFIG_SYS_IBAT4U (0)
  582. #endif
  583. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
  584. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
  585. | BATL_PP_RW \
  586. | BATL_CACHEINHIBIT \
  587. | BATL_GUARDEDSTORAGE)
  588. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
  589. | BATU_BL_256M \
  590. | BATU_VS \
  591. | BATU_VP)
  592. /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
  593. #define CONFIG_SYS_IBAT6L (0xF0000000 \
  594. | BATL_PP_RW \
  595. | BATL_MEMCOHERENCE \
  596. | BATL_GUARDEDSTORAGE)
  597. #define CONFIG_SYS_IBAT6U (0xF0000000 \
  598. | BATU_BL_256M \
  599. | BATU_VS \
  600. | BATU_VP)
  601. #define CONFIG_SYS_IBAT7L (0)
  602. #define CONFIG_SYS_IBAT7U (0)
  603. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  604. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  605. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  606. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  607. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  608. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  609. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  610. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  611. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  612. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  613. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  614. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  615. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  616. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  617. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  618. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  619. #if defined(CONFIG_CMD_KGDB)
  620. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  621. #endif
  622. /*
  623. * Environment Configuration
  624. */
  625. #define CONFIG_ENV_OVERWRITE
  626. #if defined(CONFIG_TSEC_ENET)
  627. #define CONFIG_HAS_ETH1
  628. #define CONFIG_HAS_ETH0
  629. #endif
  630. #define CONFIG_HOSTNAME mpc8349emds
  631. #define CONFIG_ROOTPATH "/nfsroot/rootfs"
  632. #define CONFIG_BOOTFILE "uImage"
  633. #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
  634. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  635. #define CONFIG_BAUDRATE 115200
  636. #define CONFIG_PREBOOT "echo;" \
  637. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  638. "echo"
  639. #define CONFIG_EXTRA_ENV_SETTINGS \
  640. "netdev=eth0\0" \
  641. "hostname=mpc8349emds\0" \
  642. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  643. "nfsroot=${serverip}:${rootpath}\0" \
  644. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  645. "addip=setenv bootargs ${bootargs} " \
  646. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  647. ":${hostname}:${netdev}:off panic=1\0" \
  648. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  649. "flash_nfs=run nfsargs addip addtty;" \
  650. "bootm ${kernel_addr}\0" \
  651. "flash_self=run ramargs addip addtty;" \
  652. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  653. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  654. "bootm\0" \
  655. "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
  656. "update=protect off fe000000 fe03ffff; " \
  657. "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\
  658. "upd=run load update\0" \
  659. "fdtaddr=780000\0" \
  660. "fdtfile=mpc834x_mds.dtb\0" \
  661. ""
  662. #define CONFIG_NFSBOOTCOMMAND \
  663. "setenv bootargs root=/dev/nfs rw " \
  664. "nfsroot=$serverip:$rootpath " \
  665. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
  666. "$netdev:off " \
  667. "console=$consoledev,$baudrate $othbootargs;" \
  668. "tftp $loadaddr $bootfile;" \
  669. "tftp $fdtaddr $fdtfile;" \
  670. "bootm $loadaddr - $fdtaddr"
  671. #define CONFIG_RAMBOOTCOMMAND \
  672. "setenv bootargs root=/dev/ram rw " \
  673. "console=$consoledev,$baudrate $othbootargs;" \
  674. "tftp $ramdiskaddr $ramdiskfile;" \
  675. "tftp $loadaddr $bootfile;" \
  676. "tftp $fdtaddr $fdtfile;" \
  677. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  678. #define CONFIG_BOOTCOMMAND "run flash_self"
  679. #endif /* __CONFIG_H */