MPC8313ERDB.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690
  1. /*
  2. * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * mpc8313epb board configuration file
  8. */
  9. #ifndef __CONFIG_H
  10. #define __CONFIG_H
  11. /*
  12. * High Level Configuration Options
  13. */
  14. #define CONFIG_E300 1
  15. #define CONFIG_MPC831x 1
  16. #define CONFIG_MPC8313 1
  17. #define CONFIG_MPC8313ERDB 1
  18. #ifdef CONFIG_NAND
  19. #define CONFIG_SPL_INIT_MINIMAL
  20. #define CONFIG_SPL_FLUSH_IMAGE
  21. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  22. #define CONFIG_SPL_MPC83XX_WAIT_FOR_NAND
  23. #ifdef CONFIG_SPL_BUILD
  24. #define CONFIG_NS16550_MIN_FUNCTIONS
  25. #endif
  26. #define CONFIG_SYS_TEXT_BASE 0x00100000 /* CONFIG_SYS_NAND_U_BOOT_DST */
  27. #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
  28. #define CONFIG_SPL_MAX_SIZE (4 * 1024)
  29. #define CONFIG_SPL_PAD_TO 0x4000
  30. #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
  31. #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
  32. #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
  33. #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
  34. #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
  35. #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
  36. #ifdef CONFIG_SPL_BUILD
  37. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
  38. #endif
  39. #endif /* CONFIG_NAND */
  40. #ifndef CONFIG_SYS_TEXT_BASE
  41. #define CONFIG_SYS_TEXT_BASE 0xFE000000
  42. #endif
  43. #ifndef CONFIG_SYS_MONITOR_BASE
  44. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  45. #endif
  46. #define CONFIG_PCI_INDIRECT_BRIDGE
  47. #define CONFIG_FSL_ELBC 1
  48. #define CONFIG_MISC_INIT_R
  49. /*
  50. * On-board devices
  51. *
  52. * TSEC1 is VSC switch
  53. * TSEC2 is SoC TSEC
  54. */
  55. #define CONFIG_VSC7385_ENET
  56. #define CONFIG_TSEC2
  57. #ifdef CONFIG_SYS_66MHZ
  58. #define CONFIG_83XX_CLKIN 66666667 /* in Hz */
  59. #elif defined(CONFIG_SYS_33MHZ)
  60. #define CONFIG_83XX_CLKIN 33333333 /* in Hz */
  61. #else
  62. #error Unknown oscillator frequency.
  63. #endif
  64. #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
  65. #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f */
  66. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r */
  67. #define CONFIG_SYS_IMMR 0xE0000000
  68. #if defined(CONFIG_NAND) && !defined(CONFIG_SPL_BUILD)
  69. #define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
  70. #endif
  71. #define CONFIG_SYS_MEMTEST_START 0x00001000
  72. #define CONFIG_SYS_MEMTEST_END 0x07f00000
  73. /* Early revs of this board will lock up hard when attempting
  74. * to access the PMC registers, unless a JTAG debugger is
  75. * connected, or some resistor modifications are made.
  76. */
  77. #define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
  78. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
  79. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
  80. /*
  81. * Device configurations
  82. */
  83. /* Vitesse 7385 */
  84. #ifdef CONFIG_VSC7385_ENET
  85. #define CONFIG_TSEC1
  86. /* The flash address and size of the VSC7385 firmware image */
  87. #define CONFIG_VSC7385_IMAGE 0xFE7FE000
  88. #define CONFIG_VSC7385_IMAGE_SIZE 8192
  89. #endif
  90. /*
  91. * DDR Setup
  92. */
  93. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
  94. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  95. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  96. /*
  97. * Manually set up DDR parameters, as this board does not
  98. * seem to have the SPD connected to I2C.
  99. */
  100. #define CONFIG_SYS_DDR_SIZE 128 /* MB */
  101. #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
  102. | CSCONFIG_ODT_RD_NEVER \
  103. | CSCONFIG_ODT_WR_ONLY_CURRENT \
  104. | CSCONFIG_ROW_BIT_13 \
  105. | CSCONFIG_COL_BIT_10)
  106. /* 0x80010102 */
  107. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  108. #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
  109. | (0 << TIMING_CFG0_WRT_SHIFT) \
  110. | (0 << TIMING_CFG0_RRT_SHIFT) \
  111. | (0 << TIMING_CFG0_WWT_SHIFT) \
  112. | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
  113. | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
  114. | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
  115. | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
  116. /* 0x00220802 */
  117. #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
  118. | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
  119. | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
  120. | (5 << TIMING_CFG1_CASLAT_SHIFT) \
  121. | (10 << TIMING_CFG1_REFREC_SHIFT) \
  122. | (3 << TIMING_CFG1_WRREC_SHIFT) \
  123. | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
  124. | (2 << TIMING_CFG1_WRTORD_SHIFT))
  125. /* 0x3835a322 */
  126. #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
  127. | (5 << TIMING_CFG2_CPO_SHIFT) \
  128. | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
  129. | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
  130. | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
  131. | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
  132. | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
  133. /* 0x129048c6 */ /* P9-45,may need tuning */
  134. #define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
  135. | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
  136. /* 0x05100500 */
  137. #if defined(CONFIG_DDR_2T_TIMING)
  138. #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
  139. | SDRAM_CFG_SDRAM_TYPE_DDR2 \
  140. | SDRAM_CFG_DBW_32 \
  141. | SDRAM_CFG_2T_EN)
  142. /* 0x43088000 */
  143. #else
  144. #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
  145. | SDRAM_CFG_SDRAM_TYPE_DDR2 \
  146. | SDRAM_CFG_DBW_32)
  147. /* 0x43080000 */
  148. #endif
  149. #define CONFIG_SYS_SDRAM_CFG2 0x00401000
  150. /* set burst length to 8 for 32-bit data path */
  151. #define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
  152. | (0x0632 << SDRAM_MODE_SD_SHIFT))
  153. /* 0x44480632 */
  154. #define CONFIG_SYS_DDR_MODE_2 0x8000C000
  155. #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  156. /*0x02000000*/
  157. #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
  158. | DDRCDR_PZ_NOMZ \
  159. | DDRCDR_NZ_NOMZ \
  160. | DDRCDR_M_ODR)
  161. /*
  162. * FLASH on the Local Bus
  163. */
  164. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  165. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  166. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
  167. #define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
  168. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  169. #define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
  170. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
  171. #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
  172. | BR_PS_16 /* 16 bit port */ \
  173. | BR_MS_GPCM /* MSEL = GPCM */ \
  174. | BR_V) /* valid */
  175. #define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
  176. | OR_GPCM_XACS \
  177. | OR_GPCM_SCY_9 \
  178. | OR_GPCM_EHTR \
  179. | OR_GPCM_EAD)
  180. /* 0xFF006FF7 TODO SLOW 16 MB flash size */
  181. /* window base at flash base */
  182. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  183. /* 16 MB window size */
  184. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
  185. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  186. #define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */
  187. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  188. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  189. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
  190. !defined(CONFIG_SPL_BUILD)
  191. #define CONFIG_SYS_RAMBOOT
  192. #endif
  193. #define CONFIG_SYS_INIT_RAM_LOCK 1
  194. #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
  195. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
  196. #define CONFIG_SYS_GBL_DATA_OFFSET \
  197. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  198. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  199. /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
  200. #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
  201. #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  202. /*
  203. * Local Bus LCRR and LBCR regs
  204. */
  205. #define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
  206. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
  207. #define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \
  208. | (0xFF << LBCR_BMT_SHIFT) \
  209. | 0xF) /* 0x0004ff0f */
  210. /* LB refresh timer prescal, 266MHz/32 */
  211. #define CONFIG_SYS_LBC_MRTPR 0x20000000 /*TODO */
  212. /* drivers/mtd/nand/nand.c */
  213. #if defined(CONFIG_NAND) && defined(CONFIG_SPL_BUILD)
  214. #define CONFIG_SYS_NAND_BASE 0xFFF00000
  215. #else
  216. #define CONFIG_SYS_NAND_BASE 0xE2800000
  217. #endif
  218. #define CONFIG_MTD_DEVICE
  219. #define CONFIG_MTD_PARTITION
  220. #define CONFIG_CMD_MTDPARTS
  221. #define MTDIDS_DEFAULT "nand0=e2800000.flash"
  222. #define MTDPARTS_DEFAULT \
  223. "mtdparts=e2800000.flash:512k(uboot),128k(env),6m@1m(kernel),-(fs)"
  224. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  225. #define CONFIG_CMD_NAND 1
  226. #define CONFIG_NAND_FSL_ELBC 1
  227. #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
  228. #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
  229. #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
  230. | BR_DECC_CHK_GEN /* Use HW ECC */ \
  231. | BR_PS_8 /* 8 bit port */ \
  232. | BR_MS_FCM /* MSEL = FCM */ \
  233. | BR_V) /* valid */
  234. #define CONFIG_SYS_NAND_OR_PRELIM \
  235. (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
  236. | OR_FCM_CSCT \
  237. | OR_FCM_CST \
  238. | OR_FCM_CHT \
  239. | OR_FCM_SCY_1 \
  240. | OR_FCM_TRLX \
  241. | OR_FCM_EHTR)
  242. /* 0xFFFF8396 */
  243. #ifdef CONFIG_NAND
  244. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
  245. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
  246. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
  247. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
  248. #else
  249. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
  250. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
  251. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
  252. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
  253. #endif
  254. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
  255. #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
  256. #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
  257. #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
  258. /* local bus write LED / read status buffer (BCSR) mapping */
  259. #define CONFIG_SYS_BCSR_ADDR 0xFA000000
  260. #define CONFIG_SYS_BCSR_SIZE (32 * 1024) /* 0x00008000 */
  261. /* map at 0xFA000000 on LCS3 */
  262. #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_BCSR_ADDR \
  263. | BR_PS_8 /* 8 bit port */ \
  264. | BR_MS_GPCM /* MSEL = GPCM */ \
  265. | BR_V) /* valid */
  266. /* 0xFA000801 */
  267. #define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BCSR_SIZE) \
  268. | OR_GPCM_CSNT \
  269. | OR_GPCM_ACS_DIV2 \
  270. | OR_GPCM_XACS \
  271. | OR_GPCM_SCY_15 \
  272. | OR_GPCM_TRLX_SET \
  273. | OR_GPCM_EHTR_SET \
  274. | OR_GPCM_EAD)
  275. /* 0xFFFF8FF7 */
  276. #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_BCSR_ADDR
  277. #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
  278. /* Vitesse 7385 */
  279. #ifdef CONFIG_VSC7385_ENET
  280. /* VSC7385 Base address on LCS2 */
  281. #define CONFIG_SYS_VSC7385_BASE 0xF0000000
  282. #define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */
  283. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
  284. | BR_PS_8 /* 8 bit port */ \
  285. | BR_MS_GPCM /* MSEL = GPCM */ \
  286. | BR_V) /* valid */
  287. #define CONFIG_SYS_OR2_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VSC7385_SIZE) \
  288. | OR_GPCM_CSNT \
  289. | OR_GPCM_XACS \
  290. | OR_GPCM_SCY_15 \
  291. | OR_GPCM_SETA \
  292. | OR_GPCM_TRLX_SET \
  293. | OR_GPCM_EHTR_SET \
  294. | OR_GPCM_EAD)
  295. /* 0xFFFE09FF */
  296. /* Access window base at VSC7385 base */
  297. #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
  298. #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
  299. #endif
  300. #define CONFIG_MPC83XX_GPIO 1
  301. /*
  302. * Serial Port
  303. */
  304. #define CONFIG_CONS_INDEX 1
  305. #define CONFIG_SYS_NS16550_SERIAL
  306. #define CONFIG_SYS_NS16550_REG_SIZE 1
  307. #define CONFIG_SYS_BAUDRATE_TABLE \
  308. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  309. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
  310. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
  311. /* I2C */
  312. #define CONFIG_SYS_I2C
  313. #define CONFIG_SYS_I2C_FSL
  314. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  315. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  316. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  317. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  318. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  319. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
  320. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
  321. /*
  322. * General PCI
  323. * Addresses are mapped 1-1.
  324. */
  325. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  326. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  327. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  328. #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
  329. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  330. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  331. #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
  332. #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
  333. #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
  334. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  335. /*
  336. * TSEC
  337. */
  338. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  339. #define CONFIG_GMII /* MII PHY management */
  340. #ifdef CONFIG_TSEC1
  341. #define CONFIG_HAS_ETH0
  342. #define CONFIG_TSEC1_NAME "TSEC0"
  343. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  344. #define TSEC1_PHY_ADDR 0x1c
  345. #define TSEC1_FLAGS TSEC_GIGABIT
  346. #define TSEC1_PHYIDX 0
  347. #endif
  348. #ifdef CONFIG_TSEC2
  349. #define CONFIG_HAS_ETH1
  350. #define CONFIG_TSEC2_NAME "TSEC1"
  351. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  352. #define TSEC2_PHY_ADDR 4
  353. #define TSEC2_FLAGS TSEC_GIGABIT
  354. #define TSEC2_PHYIDX 0
  355. #endif
  356. /* Options are: TSEC[0-1] */
  357. #define CONFIG_ETHPRIME "TSEC1"
  358. /*
  359. * Configure on-board RTC
  360. */
  361. #define CONFIG_RTC_DS1337
  362. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  363. /*
  364. * Environment
  365. */
  366. #if defined(CONFIG_NAND)
  367. #define CONFIG_ENV_IS_IN_NAND 1
  368. #define CONFIG_ENV_OFFSET (512 * 1024)
  369. #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  370. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
  371. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  372. #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
  373. #define CONFIG_ENV_OFFSET_REDUND \
  374. (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
  375. #elif !defined(CONFIG_SYS_RAMBOOT)
  376. #define CONFIG_ENV_IS_IN_FLASH 1
  377. #define CONFIG_ENV_ADDR \
  378. (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  379. #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
  380. #define CONFIG_ENV_SIZE 0x2000
  381. /* Address and size of Redundant Environment Sector */
  382. #else
  383. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  384. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  385. #define CONFIG_ENV_SIZE 0x2000
  386. #endif
  387. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  388. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  389. /*
  390. * BOOTP options
  391. */
  392. #define CONFIG_BOOTP_BOOTFILESIZE
  393. #define CONFIG_BOOTP_BOOTPATH
  394. #define CONFIG_BOOTP_GATEWAY
  395. #define CONFIG_BOOTP_HOSTNAME
  396. /*
  397. * Command line configuration.
  398. */
  399. #define CONFIG_CMD_DATE
  400. #define CONFIG_CMD_PCI
  401. #define CONFIG_CMDLINE_EDITING 1
  402. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  403. /*
  404. * Miscellaneous configurable options
  405. */
  406. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  407. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  408. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  409. /* Print Buffer Size */
  410. #define CONFIG_SYS_PBSIZE \
  411. (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  412. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  413. /* Boot Argument Buffer Size */
  414. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  415. /*
  416. * For booting Linux, the board info and command line data
  417. * have to be in the first 256 MB of memory, since this is
  418. * the maximum mapped by the Linux kernel during initialization.
  419. */
  420. /* Initial Memory map for Linux*/
  421. #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
  422. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  423. #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  424. #ifdef CONFIG_SYS_66MHZ
  425. /* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
  426. /* 0x62040000 */
  427. #define CONFIG_SYS_HRCW_LOW (\
  428. 0x20000000 /* reserved, must be set */ |\
  429. HRCWL_DDRCM |\
  430. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  431. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  432. HRCWL_CSB_TO_CLKIN_2X1 |\
  433. HRCWL_CORE_TO_CSB_2X1)
  434. #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
  435. #elif defined(CONFIG_SYS_33MHZ)
  436. /* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
  437. /* 0x65040000 */
  438. #define CONFIG_SYS_HRCW_LOW (\
  439. 0x20000000 /* reserved, must be set */ |\
  440. HRCWL_DDRCM |\
  441. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  442. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  443. HRCWL_CSB_TO_CLKIN_5X1 |\
  444. HRCWL_CORE_TO_CSB_2X1)
  445. #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 5)
  446. #endif
  447. #define CONFIG_SYS_HRCW_HIGH_BASE (\
  448. HRCWH_PCI_HOST |\
  449. HRCWH_PCI1_ARBITER_ENABLE |\
  450. HRCWH_CORE_ENABLE |\
  451. HRCWH_BOOTSEQ_DISABLE |\
  452. HRCWH_SW_WATCHDOG_DISABLE |\
  453. HRCWH_TSEC1M_IN_RGMII |\
  454. HRCWH_TSEC2M_IN_RGMII |\
  455. HRCWH_BIG_ENDIAN)
  456. #ifdef CONFIG_NAND
  457. #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
  458. HRCWH_FROM_0XFFF00100 |\
  459. HRCWH_ROM_LOC_NAND_SP_8BIT |\
  460. HRCWH_RL_EXT_NAND)
  461. #else
  462. #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
  463. HRCWH_FROM_0X00000100 |\
  464. HRCWH_ROM_LOC_LOCAL_16BIT |\
  465. HRCWH_RL_EXT_LEGACY)
  466. #endif
  467. /* System IO Config */
  468. #define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
  469. /* Enable Internal USB Phy and GPIO on LCD Connector */
  470. #define CONFIG_SYS_SICRL (SICRL_USBDR_10 | SICRL_LBC)
  471. #define CONFIG_SYS_HID0_INIT 0x000000000
  472. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  473. HID0_ENABLE_INSTRUCTION_CACHE | \
  474. HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
  475. #define CONFIG_SYS_HID2 HID2_HBE
  476. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  477. /* DDR @ 0x00000000 */
  478. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
  479. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
  480. | BATU_BL_256M \
  481. | BATU_VS \
  482. | BATU_VP)
  483. /* PCI @ 0x80000000 */
  484. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
  485. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
  486. | BATU_BL_256M \
  487. | BATU_VS \
  488. | BATU_VP)
  489. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
  490. | BATL_PP_RW \
  491. | BATL_CACHEINHIBIT \
  492. | BATL_GUARDEDSTORAGE)
  493. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
  494. | BATU_BL_256M \
  495. | BATU_VS \
  496. | BATU_VP)
  497. /* PCI2 not supported on 8313 */
  498. #define CONFIG_SYS_IBAT3L (0)
  499. #define CONFIG_SYS_IBAT3U (0)
  500. #define CONFIG_SYS_IBAT4L (0)
  501. #define CONFIG_SYS_IBAT4U (0)
  502. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
  503. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
  504. | BATL_PP_RW \
  505. | BATL_CACHEINHIBIT \
  506. | BATL_GUARDEDSTORAGE)
  507. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
  508. | BATU_BL_256M \
  509. | BATU_VS \
  510. | BATU_VP)
  511. /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
  512. #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
  513. #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  514. #define CONFIG_SYS_IBAT7L (0)
  515. #define CONFIG_SYS_IBAT7U (0)
  516. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  517. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  518. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  519. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  520. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  521. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  522. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  523. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  524. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  525. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  526. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  527. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  528. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  529. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  530. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  531. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  532. /*
  533. * Environment Configuration
  534. */
  535. #define CONFIG_ENV_OVERWRITE
  536. #define CONFIG_NETDEV "eth1"
  537. #define CONFIG_HOSTNAME mpc8313erdb
  538. #define CONFIG_ROOTPATH "/nfs/root/path"
  539. #define CONFIG_BOOTFILE "uImage"
  540. /* U-Boot image on TFTP server */
  541. #define CONFIG_UBOOTPATH "u-boot.bin"
  542. #define CONFIG_FDTFILE "mpc8313erdb.dtb"
  543. /* default location for tftp and bootm */
  544. #define CONFIG_LOADADDR 800000
  545. #define CONFIG_BAUDRATE 115200
  546. #define CONFIG_EXTRA_ENV_SETTINGS \
  547. "netdev=" CONFIG_NETDEV "\0" \
  548. "ethprime=TSEC1\0" \
  549. "uboot=" CONFIG_UBOOTPATH "\0" \
  550. "tftpflash=tftpboot $loadaddr $uboot; " \
  551. "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
  552. " +$filesize; " \
  553. "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
  554. " +$filesize; " \
  555. "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
  556. " $filesize; " \
  557. "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
  558. " +$filesize; " \
  559. "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
  560. " $filesize\0" \
  561. "fdtaddr=780000\0" \
  562. "fdtfile=" CONFIG_FDTFILE "\0" \
  563. "console=ttyS0\0" \
  564. "setbootargs=setenv bootargs " \
  565. "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
  566. "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
  567. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
  568. "$netdev:off " \
  569. "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
  570. #define CONFIG_NFSBOOTCOMMAND \
  571. "setenv rootdev /dev/nfs;" \
  572. "run setbootargs;" \
  573. "run setipargs;" \
  574. "tftp $loadaddr $bootfile;" \
  575. "tftp $fdtaddr $fdtfile;" \
  576. "bootm $loadaddr - $fdtaddr"
  577. #define CONFIG_RAMBOOTCOMMAND \
  578. "setenv rootdev /dev/ram;" \
  579. "run setbootargs;" \
  580. "tftp $ramdiskaddr $ramdiskfile;" \
  581. "tftp $loadaddr $bootfile;" \
  582. "tftp $fdtaddr $fdtfile;" \
  583. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  584. #endif /* __CONFIG_H */