MIP405.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. /*
  2. * (C) Copyright 2001, 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * board/config.h - configuration options, board specific
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /***********************************************************
  13. * High Level Configuration Options
  14. * (easy to change)
  15. ***********************************************************/
  16. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  17. #define CONFIG_SYS_TEXT_BASE 0xFFF80000
  18. /***********************************************************
  19. * Note that it may also be a MIP405T board which is a subset of the
  20. * MIP405
  21. ***********************************************************/
  22. /***********************************************************
  23. * WARNING:
  24. * CONFIG_BOOT_PCI is only used for first boot-up and should
  25. * NOT be enabled for production bootloader
  26. ***********************************************************/
  27. /*#define CONFIG_BOOT_PCI 1*/
  28. /***********************************************************
  29. * Clock
  30. ***********************************************************/
  31. #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
  32. /*
  33. * BOOTP options
  34. */
  35. #define CONFIG_BOOTP_BOOTFILESIZE
  36. #define CONFIG_BOOTP_BOOTPATH
  37. #define CONFIG_BOOTP_GATEWAY
  38. #define CONFIG_BOOTP_HOSTNAME
  39. /*
  40. * Command line configuration.
  41. */
  42. #define CONFIG_CMD_DATE
  43. #define CONFIG_CMD_EEPROM
  44. #define CONFIG_CMD_IDE
  45. #define CONFIG_CMD_IRQ
  46. #define CONFIG_CMD_JFFS2
  47. #define CONFIG_CMD_PCI
  48. #define CONFIG_CMD_REGINFO
  49. #define CONFIG_CMD_SAVES
  50. #define CONFIG_CMD_BSP
  51. /**************************************************************
  52. * I2C Stuff:
  53. * the MIP405 is equiped with an Atmel 24C128/256 EEPROM at address
  54. * 0x53.
  55. * The Atmel EEPROM uses 16Bit addressing.
  56. ***************************************************************/
  57. #define CONFIG_SYS_I2C
  58. #define CONFIG_SYS_I2C_PPC4XX
  59. #define CONFIG_SYS_I2C_PPC4XX_CH0
  60. #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 50000
  61. #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
  62. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 /* EEPROM 24C128/256 */
  63. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
  64. /* mask of address bits that overflow into the "EEPROM chip address" */
  65. #undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
  66. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */
  67. /* 64 byte page write mode using*/
  68. /* last 6 bits of the address */
  69. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  70. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  71. #define CONFIG_ENV_OFFSET 0x00000 /* environment starts at the beginning of the EEPROM */
  72. #define CONFIG_ENV_SIZE 0x00800 /* 2k bytes may be used for env vars */
  73. /***************************************************************
  74. * Definitions for Serial Presence Detect EEPROM address
  75. * (to get SDRAM settings)
  76. ***************************************************************/
  77. /*#define SDRAM_EEPROM_WRITE_ADDRESS 0xA0
  78. #define SDRAM_EEPROM_READ_ADDRESS 0xA1
  79. */
  80. /**************************************************************
  81. * Environment definitions
  82. **************************************************************/
  83. #define CONFIG_BAUDRATE 9600 /* STD Baudrate */
  84. /* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
  85. /* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
  86. #define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */
  87. #define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */
  88. #define CONFIG_IPADDR 10.0.0.100
  89. #define CONFIG_SERVERIP 10.0.0.1
  90. #define CONFIG_PREBOOT
  91. /***************************************************************
  92. * defines if an overwrite_console function exists
  93. *************************************************************/
  94. /***************************************************************
  95. * defines if the overwrite_console should be stored in the
  96. * environment
  97. **************************************************************/
  98. /**************************************************************
  99. * loads config
  100. *************************************************************/
  101. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  102. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  103. #define CONFIG_MISC_INIT_R
  104. /***********************************************************
  105. * Miscellaneous configurable options
  106. **********************************************************/
  107. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  108. #if defined(CONFIG_CMD_KGDB)
  109. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  110. #else
  111. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  112. #endif
  113. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  114. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  115. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  116. #define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
  117. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */
  118. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  119. #define CONFIG_SYS_NS16550_SERIAL
  120. #define CONFIG_SYS_NS16550_REG_SIZE 1
  121. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  122. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
  123. #define CONFIG_SYS_BASE_BAUD 916667
  124. /* The following table includes the supported baudrates */
  125. #define CONFIG_SYS_BAUDRATE_TABLE \
  126. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  127. 57600, 115200, 230400, 460800, 921600 }
  128. #define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
  129. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  130. /*-----------------------------------------------------------------------
  131. * PCI stuff
  132. *-----------------------------------------------------------------------
  133. */
  134. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  135. #define PCI_HOST_FORCE 1 /* configure as pci host */
  136. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  137. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  138. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */
  139. /* resource configuration */
  140. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
  141. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
  142. #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
  143. #define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
  144. #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  145. #define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
  146. #define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
  147. #define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
  148. /*-----------------------------------------------------------------------
  149. * Start addresses for the final memory configuration
  150. * (Set up by the startup code)
  151. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  152. */
  153. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  154. #define CONFIG_SYS_FLASH_BASE 0xFFF80000
  155. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  156. #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
  157. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
  158. /*
  159. * For booting Linux, the board info and command line data
  160. * have to be in the first 8 MB of memory, since this is
  161. * the maximum mapped by the Linux kernel during initialization.
  162. */
  163. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  164. /*-----------------------------------------------------------------------
  165. * FLASH organization
  166. */
  167. #define CONFIG_SYS_UPDATE_FLASH_SIZE
  168. #define CONFIG_SYS_FLASH_PROTECTION
  169. #define CONFIG_SYS_FLASH_EMPTY_INFO
  170. #define CONFIG_SYS_FLASH_CFI
  171. #define CONFIG_FLASH_CFI_DRIVER
  172. #define CONFIG_FLASH_SHOW_PROGRESS 45
  173. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  174. #define CONFIG_SYS_MAX_FLASH_SECT 256
  175. /*
  176. * JFFS2 partitions
  177. *
  178. */
  179. /* No command line, one static partition, whole device */
  180. #undef CONFIG_CMD_MTDPARTS
  181. #define CONFIG_JFFS2_DEV "nor0"
  182. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  183. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  184. /* mtdparts command line support */
  185. /* Note: fake mtd_id used, no linux mtd map file */
  186. /*
  187. #define CONFIG_CMD_MTDPARTS
  188. #define MTDIDS_DEFAULT "nor0=mip405-0"
  189. #define MTDPARTS_DEFAULT "mtdparts=mip405-0:-(jffs2)"
  190. */
  191. /*-----------------------------------------------------------------------
  192. * Logbuffer Configuration
  193. */
  194. #undef CONFIG_LOGBUFFER /* supported but not enabled */
  195. /*-----------------------------------------------------------------------
  196. * Bootcountlimit Configuration
  197. */
  198. #undef CONFIG_BOOTCOUNT_LIMIT /* supported but not enabled */
  199. /*-----------------------------------------------------------------------
  200. * POST Configuration
  201. */
  202. #if 0 /* enable this if POST is desired (is supported but not enabled) */
  203. #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
  204. CONFIG_SYS_POST_CPU | \
  205. CONFIG_SYS_POST_RTC | \
  206. CONFIG_SYS_POST_I2C)
  207. #endif
  208. /*
  209. * Init Memory Controller:
  210. */
  211. #define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */
  212. #define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */
  213. /* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */
  214. #define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */
  215. #define CONFIG_BOARD_EARLY_INIT_F 1
  216. #define CONFIG_BOARD_EARLY_INIT_R
  217. /* Peripheral Bus Mapping */
  218. #define PER_PLD_ADDR 0xF4000000 /* smallest window is 1MByte 0x10 0000*/
  219. #define PER_UART0_ADDR 0xF4100000 /* smallest window is 1MByte 0x10 0000*/
  220. #define PER_UART1_ADDR 0xF4200000 /* smallest window is 1MByte 0x10 0000*/
  221. #define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000
  222. #define CONFIG_PORT_ADDR PER_PLD_ADDR + 5
  223. /*-----------------------------------------------------------------------
  224. * Definitions for initial stack pointer and data area (in On Chip SRAM)
  225. */
  226. #define CONFIG_SYS_TEMP_STACK_OCM 1
  227. #define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
  228. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  229. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */
  230. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of On Chip SRAM */
  231. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  232. /* reserve some memory for POST and BOOT limit info */
  233. #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
  234. #ifdef CONFIG_BOOTCOUNT_LIMIT /* reserve 2 word for bootcount limit */
  235. #define CONFIG_SYS_BOOTCOUNT_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 12)
  236. #endif
  237. /***********************************************************************
  238. * External peripheral base address
  239. ***********************************************************************/
  240. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0xE8000000
  241. /***********************************************************************
  242. * Last Stage Init
  243. ***********************************************************************/
  244. #define CONFIG_LAST_STAGE_INIT
  245. /************************************************************
  246. * Ethernet Stuff
  247. ***********************************************************/
  248. #define CONFIG_PPC4xx_EMAC
  249. #define CONFIG_MII 1 /* MII PHY management */
  250. #define CONFIG_PHY_ADDR 1 /* PHY address */
  251. #define CONFIG_PHY_RESET_DELAY 300 /* Intel LXT971A needs this */
  252. #define CONFIG_PHY_CMD_DELAY 40 /* Intel LXT971A needs this */
  253. /************************************************************
  254. * RTC
  255. ***********************************************************/
  256. #define CONFIG_RTC_MC146818
  257. #undef CONFIG_WATCHDOG /* watchdog disabled */
  258. /************************************************************
  259. * IDE/ATA stuff
  260. ************************************************************/
  261. #if defined(CONFIG_TARGET_MIP405T)
  262. #define CONFIG_SYS_IDE_MAXBUS 1 /* MIP405T has only one IDE bus */
  263. #else
  264. #define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
  265. #endif
  266. #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
  267. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO_BASE_ADDRESS /* base address */
  268. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
  269. #define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
  270. #define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
  271. #define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
  272. #define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
  273. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  274. #undef CONFIG_IDE_LED /* no led for ide supported */
  275. #define CONFIG_IDE_RESET /* reset for ide supported... */
  276. #define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
  277. #define CONFIG_SUPPORT_VFAT
  278. /************************************************************
  279. * ATAPI support (experimental)
  280. ************************************************************/
  281. #define CONFIG_ATAPI /* enable ATAPI Support */
  282. /************************************************************
  283. * DISK Partition support
  284. ************************************************************/
  285. #define CONFIG_DOS_PARTITION
  286. #define CONFIG_MAC_PARTITION
  287. #define CONFIG_ISO_PARTITION /* Experimental */
  288. /************************************************************
  289. * Video support
  290. ************************************************************/
  291. #define CONFIG_VIDEO_LOGO
  292. #undef CONFIG_VIDEO_ONBOARD
  293. /************************************************************
  294. * USB support EXPERIMENTAL
  295. ************************************************************/
  296. #if !defined(CONFIG_TARGET_MIP405T)
  297. #define CONFIG_USB_UHCI
  298. /* Enable needed helper functions */
  299. #endif
  300. /************************************************************
  301. * Debug support
  302. ************************************************************/
  303. #if defined(CONFIG_CMD_KGDB)
  304. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  305. #endif
  306. /************************************************************
  307. * support BZIP2 compression
  308. ************************************************************/
  309. #define CONFIG_BZIP2 1
  310. #endif /* __CONFIG_H */