M5485EVB.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * Configuation settings for the Freescale MCF5485 FireEngine board.
  3. *
  4. * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. /*
  10. * board/config.h - configuration options, board specific
  11. */
  12. #ifndef _M5485EVB_H
  13. #define _M5485EVB_H
  14. /*
  15. * High Level Configuration Options
  16. * (easy to change)
  17. */
  18. #define CONFIG_MCFUART
  19. #define CONFIG_SYS_UART_PORT (0)
  20. #define CONFIG_BAUDRATE 115200
  21. #undef CONFIG_HW_WATCHDOG
  22. #define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
  23. /* Command line configuration */
  24. #undef CONFIG_CMD_DATE
  25. #define CONFIG_CMD_PCI
  26. #define CONFIG_CMD_REGINFO
  27. #define CONFIG_SLTTMR
  28. #define CONFIG_FSLDMAFEC
  29. #ifdef CONFIG_FSLDMAFEC
  30. # define CONFIG_MII 1
  31. # define CONFIG_MII_INIT 1
  32. # define CONFIG_HAS_ETH1
  33. # define CONFIG_SYS_DMA_USE_INTSRAM 1
  34. # define CONFIG_SYS_DISCOVER_PHY
  35. # define CONFIG_SYS_RX_ETH_BUFFER 32
  36. # define CONFIG_SYS_TX_ETH_BUFFER 48
  37. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  38. # define CONFIG_SYS_FEC0_PINMUX 0
  39. # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  40. # define CONFIG_SYS_FEC1_PINMUX 0
  41. # define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
  42. # define MCFFEC_TOUT_LOOP 50000
  43. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  44. # ifndef CONFIG_SYS_DISCOVER_PHY
  45. # define FECDUPLEX FULL
  46. # define FECSPEED _100BASET
  47. # else
  48. # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  49. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  50. # endif
  51. # endif /* CONFIG_SYS_DISCOVER_PHY */
  52. # define CONFIG_IPADDR 192.162.1.2
  53. # define CONFIG_NETMASK 255.255.255.0
  54. # define CONFIG_SERVERIP 192.162.1.1
  55. # define CONFIG_GATEWAYIP 192.162.1.1
  56. #endif
  57. #ifdef CONFIG_CMD_USB
  58. # define CONFIG_DOS_PARTITION
  59. # define CONFIG_USB_OHCI_NEW
  60. # ifndef CONFIG_CMD_PCI
  61. # define CONFIG_CMD_PCI
  62. # endif
  63. /*# define CONFIG_PCI_OHCI*/
  64. # define CONFIG_SYS_USB_OHCI_REGS_BASE 0x80041000
  65. # define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  66. # define CONFIG_SYS_USB_OHCI_SLOT_NAME "isp1561"
  67. # define CONFIG_SYS_OHCI_SWAP_REG_ACCESS
  68. #endif
  69. /* I2C */
  70. #define CONFIG_SYS_I2C
  71. #define CONFIG_SYS_I2C_FSL
  72. #define CONFIG_SYS_FSL_I2C_SPEED 80000
  73. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  74. #define CONFIG_SYS_FSL_I2C_OFFSET 0x00008F00
  75. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  76. /* PCI */
  77. #ifdef CONFIG_CMD_PCI
  78. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  79. #define CONFIG_SYS_PCI_MEM_BUS 0x80000000
  80. #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
  81. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
  82. #define CONFIG_SYS_PCI_IO_BUS 0x71000000
  83. #define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
  84. #define CONFIG_SYS_PCI_IO_SIZE 0x01000000
  85. #define CONFIG_SYS_PCI_CFG_BUS 0x70000000
  86. #define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
  87. #define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
  88. #endif
  89. #define CONFIG_UDP_CHECKSUM
  90. #define CONFIG_HOSTNAME M548xEVB
  91. #define CONFIG_EXTRA_ENV_SETTINGS \
  92. "netdev=eth0\0" \
  93. "loadaddr=10000\0" \
  94. "u-boot=u-boot.bin\0" \
  95. "load=tftp ${loadaddr) ${u-boot}\0" \
  96. "upd=run load; run prog\0" \
  97. "prog=prot off bank 1;" \
  98. "era ff800000 ff83ffff;" \
  99. "cp.b ${loadaddr} ff800000 ${filesize};"\
  100. "save\0" \
  101. ""
  102. #define CONFIG_PRAM 512 /* 512 KB */
  103. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  104. #ifdef CONFIG_CMD_KGDB
  105. # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  106. #else
  107. # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  108. #endif
  109. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  110. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  111. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  112. #define CONFIG_SYS_LOAD_ADDR 0x00010000
  113. #define CONFIG_SYS_CLK CONFIG_SYS_BUSCLK
  114. #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
  115. #define CONFIG_SYS_MBAR 0xF0000000
  116. #define CONFIG_SYS_INTSRAM (CONFIG_SYS_MBAR + 0x10000)
  117. #define CONFIG_SYS_INTSRAMSZ 0x8000
  118. /*#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)*/
  119. /*
  120. * Low Level Configuration Settings
  121. * (address mappings, register initial values, etc.)
  122. * You should know what you are doing if you make changes here.
  123. */
  124. /*-----------------------------------------------------------------------
  125. * Definitions for initial stack pointer and data area (in DPRAM)
  126. */
  127. #define CONFIG_SYS_INIT_RAM_ADDR 0xF2000000
  128. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
  129. #define CONFIG_SYS_INIT_RAM_CTRL 0x21
  130. #define CONFIG_SYS_INIT_RAM1_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
  131. #define CONFIG_SYS_INIT_RAM1_END 0x1000 /* End of used area in internal SRAM */
  132. #define CONFIG_SYS_INIT_RAM1_CTRL 0x21
  133. #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
  134. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  135. /*-----------------------------------------------------------------------
  136. * Start addresses for the final memory configuration
  137. * (Set up by the startup code)
  138. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  139. */
  140. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  141. #define CONFIG_SYS_SDRAM_CFG1 0x73711630
  142. #define CONFIG_SYS_SDRAM_CFG2 0x46770000
  143. #define CONFIG_SYS_SDRAM_CTRL 0xE10B0000
  144. #define CONFIG_SYS_SDRAM_EMOD 0x40010000
  145. #define CONFIG_SYS_SDRAM_MODE 0x018D0000
  146. #define CONFIG_SYS_SDRAM_DRVSTRENGTH 0x000002AA
  147. #ifdef CONFIG_SYS_DRAMSZ1
  148. # define CONFIG_SYS_SDRAM_SIZE (CONFIG_SYS_DRAMSZ + CONFIG_SYS_DRAMSZ1)
  149. #else
  150. # define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_DRAMSZ
  151. #endif
  152. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
  153. #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
  154. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  155. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  156. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  157. /* Reserve 256 kB for malloc() */
  158. #define CONFIG_SYS_MALLOC_LEN (256 << 10)
  159. /*
  160. * For booting Linux, the board info and command line data
  161. * have to be in the first 8 MB of memory, since this is
  162. * the maximum mapped by the Linux kernel during initialization ??
  163. */
  164. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  165. /*-----------------------------------------------------------------------
  166. * FLASH organization
  167. */
  168. #define CONFIG_SYS_FLASH_CFI
  169. #ifdef CONFIG_SYS_FLASH_CFI
  170. # define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
  171. # define CONFIG_FLASH_CFI_DRIVER 1
  172. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  173. # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  174. # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  175. # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  176. #ifdef CONFIG_SYS_NOR1SZ
  177. # define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  178. # define CONFIG_SYS_FLASH_SIZE ((CONFIG_SYS_NOR1SZ + CONFIG_SYS_BOOTSZ) << 20)
  179. # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
  180. #else
  181. # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  182. # define CONFIG_SYS_FLASH_SIZE (CONFIG_SYS_BOOTSZ << 20)
  183. #endif
  184. #endif
  185. /* Configuration for environment
  186. * Environment is not embedded in u-boot. First time runing may have env
  187. * crc error warning if there is no correct environment on the flash.
  188. */
  189. #define CONFIG_ENV_OFFSET 0x40000
  190. #define CONFIG_ENV_SECT_SIZE 0x10000
  191. #define CONFIG_ENV_IS_IN_FLASH 1
  192. /*-----------------------------------------------------------------------
  193. * Cache Configuration
  194. */
  195. #define CONFIG_SYS_CACHELINE_SIZE 16
  196. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  197. CONFIG_SYS_INIT_RAM_SIZE - 8)
  198. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  199. CONFIG_SYS_INIT_RAM_SIZE - 4)
  200. #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA + \
  201. CF_CACR_IDCM)
  202. #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
  203. #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
  204. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  205. CF_ACR_EN | CF_ACR_SM_ALL)
  206. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_BCINVA | \
  207. CF_CACR_IEC | CF_CACR_ICINVA)
  208. #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
  209. CF_CACR_DEC | CF_CACR_DDCM_P | \
  210. CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
  211. /*-----------------------------------------------------------------------
  212. * Chipselect bank definitions
  213. */
  214. /*
  215. * CS0 - NOR Flash 1, 2, 4, or 8MB
  216. * CS1 - NOR Flash
  217. * CS2 - Available
  218. * CS3 - Available
  219. * CS4 - Available
  220. * CS5 - Available
  221. */
  222. #define CONFIG_SYS_CS0_BASE 0xFF800000
  223. #define CONFIG_SYS_CS0_MASK (((CONFIG_SYS_BOOTSZ << 20) - 1) & 0xFFFF0001)
  224. #define CONFIG_SYS_CS0_CTRL 0x00101980
  225. #ifdef CONFIG_SYS_NOR1SZ
  226. #define CONFIG_SYS_CS1_BASE 0xE0000000
  227. #define CONFIG_SYS_CS1_MASK (((CONFIG_SYS_NOR1SZ << 20) - 1) & 0xFFFF0001)
  228. #define CONFIG_SYS_CS1_CTRL 0x00101D80
  229. #endif
  230. #endif /* _M5485EVB_H */